2015-01-15 09:01:51 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2014 - 2015 Xilinx, Inc.
|
|
|
|
* Michal Simek <michal.simek@xilinx.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_ARCH_SYS_PROTO_H
|
|
|
|
#define _ASM_ARCH_SYS_PROTO_H
|
|
|
|
|
2015-07-23 10:03:55 +00:00
|
|
|
/* Setup clk for network */
|
|
|
|
static inline void zynq_slcr_gem_clk_setup(u32 gem_id, unsigned long clk_rate)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2015-11-05 16:06:29 +00:00
|
|
|
int zynq_sdhci_init(phys_addr_t regbase);
|
2015-07-22 07:27:11 +00:00
|
|
|
int zynq_slcr_get_mio_pin_status(const char *periph);
|
2015-01-15 09:01:51 +00:00
|
|
|
|
|
|
|
unsigned int zynqmp_get_silicon_version(void);
|
|
|
|
|
|
|
|
#endif /* _ASM_ARCH_SYS_PROTO_H */
|