2018-05-06 17:58:06 -04:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2012-09-28 09:56:37 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
|
2018-01-17 07:37:47 +01:00
|
|
|
* (C) Copyright 2013 - 2018 Xilinx, Inc.
|
2012-09-28 09:56:37 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2018-02-21 17:04:28 +01:00
|
|
|
#include <dm/uclass.h>
|
2019-08-01 09:46:51 -06:00
|
|
|
#include <env.h>
|
2014-02-24 11:16:32 +01:00
|
|
|
#include <fdtdec.h>
|
2014-04-25 13:51:17 +02:00
|
|
|
#include <fpga.h>
|
2019-01-25 17:06:06 +05:30
|
|
|
#include <malloc.h>
|
2014-04-25 13:51:17 +02:00
|
|
|
#include <mmc.h>
|
2018-06-08 13:45:14 +02:00
|
|
|
#include <watchdog.h>
|
2018-02-21 17:04:28 +01:00
|
|
|
#include <wdt.h>
|
2013-04-22 15:43:02 +02:00
|
|
|
#include <zynqpl.h>
|
2013-04-12 16:33:08 +02:00
|
|
|
#include <asm/arch/hardware.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
2012-09-28 09:56:37 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-01-09 01:48:21 +05:30
|
|
|
int board_late_init(void)
|
|
|
|
{
|
2019-01-25 17:06:06 +05:30
|
|
|
int env_targets_len = 0;
|
|
|
|
const char *mode;
|
|
|
|
char *new_targets;
|
|
|
|
char *env_targets;
|
|
|
|
|
2014-01-09 01:48:21 +05:30
|
|
|
switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
|
2016-12-16 13:16:14 +01:00
|
|
|
case ZYNQ_BM_QSPI:
|
2019-01-25 17:06:06 +05:30
|
|
|
mode = "qspi";
|
2017-08-03 12:22:09 -06:00
|
|
|
env_set("modeboot", "qspiboot");
|
2016-12-16 13:16:14 +01:00
|
|
|
break;
|
|
|
|
case ZYNQ_BM_NAND:
|
2019-01-25 17:06:06 +05:30
|
|
|
mode = "nand";
|
2017-08-03 12:22:09 -06:00
|
|
|
env_set("modeboot", "nandboot");
|
2016-12-16 13:16:14 +01:00
|
|
|
break;
|
2014-01-09 01:48:21 +05:30
|
|
|
case ZYNQ_BM_NOR:
|
2019-01-25 17:06:06 +05:30
|
|
|
mode = "nor";
|
2017-08-03 12:22:09 -06:00
|
|
|
env_set("modeboot", "norboot");
|
2014-01-09 01:48:21 +05:30
|
|
|
break;
|
|
|
|
case ZYNQ_BM_SD:
|
2019-09-11 12:51:49 +02:00
|
|
|
mode = "mmc0";
|
2017-08-03 12:22:09 -06:00
|
|
|
env_set("modeboot", "sdboot");
|
2014-01-09 01:48:21 +05:30
|
|
|
break;
|
|
|
|
case ZYNQ_BM_JTAG:
|
2019-01-25 17:06:06 +05:30
|
|
|
mode = "pxe dhcp";
|
2017-08-03 12:22:09 -06:00
|
|
|
env_set("modeboot", "jtagboot");
|
2014-01-09 01:48:21 +05:30
|
|
|
break;
|
|
|
|
default:
|
2019-01-25 17:06:06 +05:30
|
|
|
mode = "";
|
2017-08-03 12:22:09 -06:00
|
|
|
env_set("modeboot", "");
|
2014-01-09 01:48:21 +05:30
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2019-01-25 17:06:06 +05:30
|
|
|
/*
|
|
|
|
* One terminating char + one byte for space between mode
|
|
|
|
* and default boot_targets
|
|
|
|
*/
|
|
|
|
env_targets = env_get("boot_targets");
|
|
|
|
if (env_targets)
|
|
|
|
env_targets_len = strlen(env_targets);
|
|
|
|
|
|
|
|
new_targets = calloc(1, strlen(mode) + env_targets_len + 2);
|
|
|
|
if (!new_targets)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
sprintf(new_targets, "%s %s", mode,
|
|
|
|
env_targets ? env_targets : "");
|
|
|
|
|
|
|
|
env_set("boot_targets", new_targets);
|
|
|
|
|
2014-01-09 01:48:21 +05:30
|
|
|
return 0;
|
|
|
|
}
|
2012-09-28 09:56:37 +00:00
|
|
|
|
2016-04-01 15:56:33 +02:00
|
|
|
#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
|
2017-03-31 08:40:32 -06:00
|
|
|
int dram_init_banksize(void)
|
2016-12-09 07:56:54 -05:00
|
|
|
{
|
2017-11-03 15:25:51 +01:00
|
|
|
return fdtdec_setup_memory_banksize();
|
2016-12-09 07:56:54 -05:00
|
|
|
}
|
2016-12-06 16:31:53 +01:00
|
|
|
|
2016-12-09 07:56:54 -05:00
|
|
|
int dram_init(void)
|
|
|
|
{
|
2018-07-16 15:56:11 +05:30
|
|
|
if (fdtdec_setup_mem_size_base() != 0)
|
2016-12-19 00:03:34 +10:00
|
|
|
return -EINVAL;
|
2016-12-04 19:33:22 +10:00
|
|
|
|
2016-12-09 07:56:54 -05:00
|
|
|
zynq_ddrc_init();
|
2016-12-04 19:33:22 +10:00
|
|
|
|
2016-12-09 07:56:54 -05:00
|
|
|
return 0;
|
2016-04-01 15:56:33 +02:00
|
|
|
}
|
|
|
|
#else
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
2018-04-11 16:12:28 +02:00
|
|
|
gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
|
|
|
|
CONFIG_SYS_SDRAM_SIZE);
|
2016-04-01 15:56:33 +02:00
|
|
|
|
2013-06-17 14:37:01 +02:00
|
|
|
zynq_ddrc_init();
|
|
|
|
|
2012-09-28 09:56:37 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2016-04-01 15:56:33 +02:00
|
|
|
#endif
|