2003-03-06 00:02:04 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2000
|
|
|
|
* Paolo Scaffardi, AIRVENT SAM s.p.a - RIMINI(ITALY), arsenio@tin.it
|
|
|
|
*
|
|
|
|
* (C) Copyright 2000 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
|
|
|
|
* Marius Groeger <mgroeger@sysgo.de>
|
|
|
|
*
|
|
|
|
* (C) Copyright 2003 Pengutronix e.K.
|
|
|
|
* Robert Schwebel <r.schwebel@pengutronix.de>
|
|
|
|
*
|
2011-04-13 18:18:31 +00:00
|
|
|
* (C) Copyright 2011 Marvell Inc.
|
|
|
|
* Lei Wen <leiwen@marvell.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2003-03-06 00:02:04 +00:00
|
|
|
*
|
|
|
|
* Back ported to the 8xx platform (from the 8260 platform) by
|
|
|
|
* Murray.Jensen@cmst.csiro.au, 27-Jan-01.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2016-09-16 13:07:52 +00:00
|
|
|
#include <dm.h>
|
2003-03-06 00:02:04 +00:00
|
|
|
#include <i2c.h>
|
2016-09-16 13:07:51 +00:00
|
|
|
#include <asm/io.h>
|
2011-04-13 18:18:31 +00:00
|
|
|
#include "mv_i2c.h"
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* All transfers are described by this data structure */
|
2015-02-06 04:41:33 +00:00
|
|
|
struct mv_i2c_msg {
|
2003-03-06 00:02:04 +00:00
|
|
|
u8 condition;
|
2003-06-27 21:31:46 +00:00
|
|
|
u8 acknack;
|
|
|
|
u8 direction;
|
2003-03-06 00:02:04 +00:00
|
|
|
u8 data;
|
|
|
|
};
|
|
|
|
|
2016-09-16 13:07:52 +00:00
|
|
|
#ifdef CONFIG_ARMADA_3700
|
|
|
|
/* Armada 3700 has no padding between the registers */
|
|
|
|
struct mv_i2c {
|
|
|
|
u32 ibmr;
|
|
|
|
u32 idbr;
|
|
|
|
u32 icr;
|
|
|
|
u32 isr;
|
|
|
|
u32 isar;
|
|
|
|
};
|
|
|
|
#else
|
2011-04-13 18:18:31 +00:00
|
|
|
struct mv_i2c {
|
|
|
|
u32 ibmr;
|
|
|
|
u32 pad0;
|
|
|
|
u32 idbr;
|
|
|
|
u32 pad1;
|
|
|
|
u32 icr;
|
|
|
|
u32 pad2;
|
|
|
|
u32 isr;
|
|
|
|
u32 pad3;
|
|
|
|
u32 isar;
|
|
|
|
};
|
2016-09-16 13:07:52 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Dummy implementation that can be overwritten by a board
|
|
|
|
* specific function
|
|
|
|
*/
|
|
|
|
__weak void i2c_clk_enable(void)
|
|
|
|
{
|
|
|
|
}
|
2011-04-13 18:18:31 +00:00
|
|
|
|
2011-04-13 18:18:16 +00:00
|
|
|
/*
|
2011-04-13 18:18:31 +00:00
|
|
|
* i2c_reset: - reset the host controller
|
2003-03-06 00:02:04 +00:00
|
|
|
*
|
|
|
|
*/
|
2016-09-16 13:07:51 +00:00
|
|
|
static void i2c_reset(struct mv_i2c *base)
|
2003-03-06 00:02:04 +00:00
|
|
|
{
|
2016-09-16 13:07:53 +00:00
|
|
|
u32 icr_mode;
|
|
|
|
|
|
|
|
/* Save bus mode (standard or fast speed) for later use */
|
|
|
|
icr_mode = readl(&base->icr) & ICR_MODE_MASK;
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) & ~ICR_IUE, &base->icr); /* disable unit */
|
|
|
|
writel(readl(&base->icr) | ICR_UR, &base->icr); /* reset the unit */
|
2003-06-27 21:31:46 +00:00
|
|
|
udelay(100);
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) & ~ICR_IUE, &base->icr); /* disable unit */
|
|
|
|
|
|
|
|
i2c_clk_enable();
|
|
|
|
|
|
|
|
writel(CONFIG_SYS_I2C_SLAVE, &base->isar); /* set our slave address */
|
2016-09-16 13:07:53 +00:00
|
|
|
/* set control reg values */
|
|
|
|
writel(I2C_ICR_INIT | icr_mode, &base->icr);
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(I2C_ISR_INIT, &base->isr); /* set clear interrupt bits */
|
|
|
|
writel(readl(&base->icr) | ICR_IUE, &base->icr); /* enable unit */
|
2003-06-27 21:31:46 +00:00
|
|
|
udelay(100);
|
2003-03-06 00:02:04 +00:00
|
|
|
}
|
|
|
|
|
2011-04-13 18:18:16 +00:00
|
|
|
/*
|
2003-06-27 21:31:46 +00:00
|
|
|
* i2c_isr_set_cleared: - wait until certain bits of the I2C status register
|
2003-03-06 00:02:04 +00:00
|
|
|
* are set and cleared
|
|
|
|
*
|
2006-03-24 11:23:27 +00:00
|
|
|
* @return: 1 in case of success, 0 means timeout (no match within 10 ms).
|
2003-03-06 00:02:04 +00:00
|
|
|
*/
|
2016-09-16 13:07:51 +00:00
|
|
|
static int i2c_isr_set_cleared(struct mv_i2c *base, unsigned long set_mask,
|
2011-04-13 18:18:16 +00:00
|
|
|
unsigned long cleared_mask)
|
2003-03-06 00:02:04 +00:00
|
|
|
{
|
2011-04-13 18:18:31 +00:00
|
|
|
int timeout = 1000, isr;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2011-04-13 18:18:31 +00:00
|
|
|
do {
|
|
|
|
isr = readl(&base->isr);
|
2011-04-13 18:18:16 +00:00
|
|
|
udelay(10);
|
|
|
|
if (timeout-- < 0)
|
|
|
|
return 0;
|
2011-04-13 18:18:31 +00:00
|
|
|
} while (((isr & set_mask) != set_mask)
|
|
|
|
|| ((isr & cleared_mask) != 0));
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
return 1;
|
2003-03-06 00:02:04 +00:00
|
|
|
}
|
|
|
|
|
2011-04-13 18:18:16 +00:00
|
|
|
/*
|
2003-03-06 00:02:04 +00:00
|
|
|
* i2c_transfer: - Transfer one byte over the i2c bus
|
|
|
|
*
|
2003-06-27 21:31:46 +00:00
|
|
|
* This function can tranfer a byte over the i2c bus in both directions.
|
|
|
|
* It is used by the public API functions.
|
2003-03-06 00:02:04 +00:00
|
|
|
*
|
|
|
|
* @return: 0: transfer successful
|
|
|
|
* -1: message is empty
|
|
|
|
* -2: transmit timeout
|
|
|
|
* -3: ACK missing
|
|
|
|
* -4: receive timeout
|
|
|
|
* -5: illegal parameters
|
|
|
|
* -6: bus is busy and couldn't be aquired
|
2003-06-27 21:31:46 +00:00
|
|
|
*/
|
2016-09-16 13:07:51 +00:00
|
|
|
static int i2c_transfer(struct mv_i2c *base, struct mv_i2c_msg *msg)
|
2003-03-06 00:02:04 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
if (!msg)
|
2003-03-06 00:02:04 +00:00
|
|
|
goto transfer_error_msg_empty;
|
|
|
|
|
2011-04-13 18:18:16 +00:00
|
|
|
switch (msg->direction) {
|
2003-03-06 00:02:04 +00:00
|
|
|
case I2C_WRITE:
|
|
|
|
/* check if bus is not busy */
|
2016-09-16 13:07:51 +00:00
|
|
|
if (!i2c_isr_set_cleared(base, 0, ISR_IBB))
|
2003-03-06 00:02:04 +00:00
|
|
|
goto transfer_error_bus_busy;
|
|
|
|
|
|
|
|
/* start transmission */
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) & ~ICR_START, &base->icr);
|
|
|
|
writel(readl(&base->icr) & ~ICR_STOP, &base->icr);
|
|
|
|
writel(msg->data, &base->idbr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->condition == I2C_COND_START)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) | ICR_START, &base->icr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->condition == I2C_COND_STOP)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) | ICR_STOP, &base->icr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->acknack == I2C_ACKNAK_SENDNAK)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) | ICR_ACKNAK, &base->icr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->acknack == I2C_ACKNAK_SENDACK)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) & ~ICR_ACKNAK, &base->icr);
|
|
|
|
writel(readl(&base->icr) & ~ICR_ALDIE, &base->icr);
|
|
|
|
writel(readl(&base->icr) | ICR_TB, &base->icr);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* transmit register empty? */
|
2016-09-16 13:07:51 +00:00
|
|
|
if (!i2c_isr_set_cleared(base, ISR_ITE, 0))
|
2003-03-06 00:02:04 +00:00
|
|
|
goto transfer_error_transmit_timeout;
|
|
|
|
|
|
|
|
/* clear 'transmit empty' state */
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->isr) | ISR_ITE, &base->isr);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* wait for ACK from slave */
|
|
|
|
if (msg->acknack == I2C_ACKNAK_WAITACK)
|
2016-09-16 13:07:51 +00:00
|
|
|
if (!i2c_isr_set_cleared(base, 0, ISR_ACKNAK))
|
2003-03-06 00:02:04 +00:00
|
|
|
goto transfer_error_ack_missing;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case I2C_READ:
|
|
|
|
|
|
|
|
/* check if bus is not busy */
|
2016-09-16 13:07:51 +00:00
|
|
|
if (!i2c_isr_set_cleared(base, 0, ISR_IBB))
|
2003-03-06 00:02:04 +00:00
|
|
|
goto transfer_error_bus_busy;
|
|
|
|
|
|
|
|
/* start receive */
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) & ~ICR_START, &base->icr);
|
|
|
|
writel(readl(&base->icr) & ~ICR_STOP, &base->icr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->condition == I2C_COND_START)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) | ICR_START, &base->icr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->condition == I2C_COND_STOP)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) | ICR_STOP, &base->icr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->acknack == I2C_ACKNAK_SENDNAK)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) | ICR_ACKNAK, &base->icr);
|
2010-09-09 07:50:39 +00:00
|
|
|
if (msg->acknack == I2C_ACKNAK_SENDACK)
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->icr) & ~ICR_ACKNAK, &base->icr);
|
|
|
|
writel(readl(&base->icr) & ~ICR_ALDIE, &base->icr);
|
|
|
|
writel(readl(&base->icr) | ICR_TB, &base->icr);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* receive register full? */
|
2016-09-16 13:07:51 +00:00
|
|
|
if (!i2c_isr_set_cleared(base, ISR_IRF, 0))
|
2003-06-27 21:31:46 +00:00
|
|
|
goto transfer_error_receive_timeout;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2011-04-13 18:18:31 +00:00
|
|
|
msg->data = readl(&base->idbr);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* clear 'receive empty' state */
|
2011-04-13 18:18:31 +00:00
|
|
|
writel(readl(&base->isr) | ISR_IRF, &base->isr);
|
2003-03-06 00:02:04 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
goto transfer_error_illegal_param;
|
|
|
|
}
|
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
return 0;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
transfer_error_msg_empty:
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_transfer: error: 'msg' is empty\n");
|
|
|
|
ret = -1;
|
|
|
|
goto i2c_transfer_finish;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
transfer_error_transmit_timeout:
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_transfer: error: transmit timeout\n");
|
|
|
|
ret = -2;
|
|
|
|
goto i2c_transfer_finish;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
transfer_error_ack_missing:
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_transfer: error: ACK missing\n");
|
|
|
|
ret = -3;
|
|
|
|
goto i2c_transfer_finish;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
transfer_error_receive_timeout:
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_transfer: error: receive timeout\n");
|
|
|
|
ret = -4;
|
|
|
|
goto i2c_transfer_finish;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
transfer_error_illegal_param:
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_transfer: error: illegal parameters\n");
|
|
|
|
ret = -5;
|
|
|
|
goto i2c_transfer_finish;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
transfer_error_bus_busy:
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_transfer: error: bus is busy\n");
|
|
|
|
ret = -6;
|
|
|
|
goto i2c_transfer_finish;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
i2c_transfer_finish:
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_transfer: ISR: 0x%04x\n", readl(&base->isr));
|
2016-09-16 13:07:51 +00:00
|
|
|
i2c_reset(base);
|
2016-09-16 13:07:49 +00:00
|
|
|
return ret;
|
2003-03-06 00:02:04 +00:00
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:52 +00:00
|
|
|
static int __i2c_read(struct mv_i2c *base, uchar chip, u8 *addr, int alen,
|
2016-09-16 13:07:51 +00:00
|
|
|
uchar *buffer, int len)
|
2003-03-06 00:02:04 +00:00
|
|
|
{
|
2015-02-06 04:41:33 +00:00
|
|
|
struct mv_i2c_msg msg;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_read(chip=0x%02x, addr=0x%02x, alen=0x%02x, "
|
2016-09-16 13:07:52 +00:00
|
|
|
"len=0x%02x)\n", chip, *addr, alen, len);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2016-09-16 13:07:54 +00:00
|
|
|
if (len == 0) {
|
|
|
|
printf("reading zero byte is invalid\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
i2c_reset(base);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* dummy chip address write */
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_read: dummy chip address write\n");
|
2003-03-06 00:02:04 +00:00
|
|
|
msg.condition = I2C_COND_START;
|
|
|
|
msg.acknack = I2C_ACKNAK_WAITACK;
|
|
|
|
msg.direction = I2C_WRITE;
|
2011-04-13 18:18:16 +00:00
|
|
|
msg.data = (chip << 1);
|
|
|
|
msg.data &= 0xFE;
|
2016-09-16 13:07:51 +00:00
|
|
|
if (i2c_transfer(base, &msg))
|
2011-04-13 18:18:16 +00:00
|
|
|
return -1;
|
2003-06-27 21:31:46 +00:00
|
|
|
|
2003-03-06 00:02:04 +00:00
|
|
|
/*
|
2003-06-27 21:31:46 +00:00
|
|
|
* send memory address bytes;
|
|
|
|
* alen defines how much bytes we have to send.
|
2003-03-06 00:02:04 +00:00
|
|
|
*/
|
|
|
|
while (--alen >= 0) {
|
2016-09-16 13:07:52 +00:00
|
|
|
debug("i2c_read: send address byte %02x (alen=%d)\n",
|
|
|
|
*addr, alen);
|
2003-03-06 00:02:04 +00:00
|
|
|
msg.condition = I2C_COND_NORMAL;
|
|
|
|
msg.acknack = I2C_ACKNAK_WAITACK;
|
|
|
|
msg.direction = I2C_WRITE;
|
2016-09-16 13:07:52 +00:00
|
|
|
msg.data = *(addr++);
|
2016-09-16 13:07:51 +00:00
|
|
|
if (i2c_transfer(base, &msg))
|
2011-04-13 18:18:16 +00:00
|
|
|
return -1;
|
2003-03-06 00:02:04 +00:00
|
|
|
}
|
2003-06-27 21:31:46 +00:00
|
|
|
|
2003-03-06 00:02:04 +00:00
|
|
|
/* start read sequence */
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_read: start read sequence\n");
|
2003-03-06 00:02:04 +00:00
|
|
|
msg.condition = I2C_COND_START;
|
|
|
|
msg.acknack = I2C_ACKNAK_WAITACK;
|
|
|
|
msg.direction = I2C_WRITE;
|
|
|
|
msg.data = (chip << 1);
|
|
|
|
msg.data |= 0x01;
|
2016-09-16 13:07:51 +00:00
|
|
|
if (i2c_transfer(base, &msg))
|
2011-04-13 18:18:16 +00:00
|
|
|
return -1;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* read bytes; send NACK at last byte */
|
|
|
|
while (len--) {
|
2011-04-13 18:18:16 +00:00
|
|
|
if (len == 0) {
|
2003-03-06 00:02:04 +00:00
|
|
|
msg.condition = I2C_COND_STOP;
|
|
|
|
msg.acknack = I2C_ACKNAK_SENDNAK;
|
|
|
|
} else {
|
|
|
|
msg.condition = I2C_COND_NORMAL;
|
|
|
|
msg.acknack = I2C_ACKNAK_SENDACK;
|
|
|
|
}
|
|
|
|
|
|
|
|
msg.direction = I2C_READ;
|
|
|
|
msg.data = 0x00;
|
2016-09-16 13:07:51 +00:00
|
|
|
if (i2c_transfer(base, &msg))
|
2011-04-13 18:18:16 +00:00
|
|
|
return -1;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2006-03-24 11:23:27 +00:00
|
|
|
*buffer = msg.data;
|
2016-09-16 13:07:52 +00:00
|
|
|
debug("i2c_read: reading byte (%p)=0x%02x\n",
|
|
|
|
buffer, *buffer);
|
2006-03-24 11:23:27 +00:00
|
|
|
buffer++;
|
2003-03-06 00:02:04 +00:00
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
i2c_reset(base);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:52 +00:00
|
|
|
static int __i2c_write(struct mv_i2c *base, uchar chip, u8 *addr, int alen,
|
2016-09-16 13:07:51 +00:00
|
|
|
uchar *buffer, int len)
|
2003-03-06 00:02:04 +00:00
|
|
|
{
|
2015-02-06 04:41:33 +00:00
|
|
|
struct mv_i2c_msg msg;
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_write(chip=0x%02x, addr=0x%02x, alen=0x%02x, "
|
2016-09-16 13:07:52 +00:00
|
|
|
"len=0x%02x)\n", chip, *addr, alen, len);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
i2c_reset(base);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
/* chip address write */
|
2016-09-16 13:07:49 +00:00
|
|
|
debug("i2c_write: chip address write\n");
|
2003-03-06 00:02:04 +00:00
|
|
|
msg.condition = I2C_COND_START;
|
|
|
|
msg.acknack = I2C_ACKNAK_WAITACK;
|
|
|
|
msg.direction = I2C_WRITE;
|
2011-04-13 18:18:16 +00:00
|
|
|
msg.data = (chip << 1);
|
|
|
|
msg.data &= 0xFE;
|
2016-09-16 13:07:51 +00:00
|
|
|
if (i2c_transfer(base, &msg))
|
2011-04-13 18:18:16 +00:00
|
|
|
return -1;
|
2003-06-27 21:31:46 +00:00
|
|
|
|
2003-03-06 00:02:04 +00:00
|
|
|
/*
|
2003-06-27 21:31:46 +00:00
|
|
|
* send memory address bytes;
|
|
|
|
* alen defines how much bytes we have to send.
|
2003-03-06 00:02:04 +00:00
|
|
|
*/
|
|
|
|
while (--alen >= 0) {
|
2016-09-16 13:07:52 +00:00
|
|
|
debug("i2c_read: send address byte %02x (alen=%d)\n",
|
|
|
|
*addr, alen);
|
2003-03-06 00:02:04 +00:00
|
|
|
msg.condition = I2C_COND_NORMAL;
|
|
|
|
msg.acknack = I2C_ACKNAK_WAITACK;
|
|
|
|
msg.direction = I2C_WRITE;
|
2016-09-16 13:07:52 +00:00
|
|
|
msg.data = *(addr++);
|
2016-09-16 13:07:51 +00:00
|
|
|
if (i2c_transfer(base, &msg))
|
2011-04-13 18:18:16 +00:00
|
|
|
return -1;
|
2003-03-06 00:02:04 +00:00
|
|
|
}
|
2003-06-27 21:31:46 +00:00
|
|
|
|
2003-03-06 00:02:04 +00:00
|
|
|
/* write bytes; send NACK at last byte */
|
|
|
|
while (len--) {
|
2016-09-16 13:07:52 +00:00
|
|
|
debug("i2c_write: writing byte (%p)=0x%02x\n",
|
|
|
|
buffer, *buffer);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
2011-04-13 18:18:16 +00:00
|
|
|
if (len == 0)
|
2003-03-06 00:02:04 +00:00
|
|
|
msg.condition = I2C_COND_STOP;
|
|
|
|
else
|
|
|
|
msg.condition = I2C_COND_NORMAL;
|
|
|
|
|
|
|
|
msg.acknack = I2C_ACKNAK_WAITACK;
|
|
|
|
msg.direction = I2C_WRITE;
|
|
|
|
msg.data = *(buffer++);
|
2003-06-27 21:31:46 +00:00
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
if (i2c_transfer(base, &msg))
|
2011-04-13 18:18:16 +00:00
|
|
|
return -1;
|
2003-03-06 00:02:04 +00:00
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
i2c_reset(base);
|
2003-03-06 00:02:04 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2016-09-16 13:07:51 +00:00
|
|
|
|
2016-09-16 13:07:52 +00:00
|
|
|
#ifndef CONFIG_DM_I2C
|
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
static struct mv_i2c *base_glob;
|
|
|
|
|
|
|
|
static void i2c_board_init(struct mv_i2c *base)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_SYS_I2C_INIT_BOARD
|
|
|
|
u32 icr;
|
|
|
|
/*
|
|
|
|
* call board specific i2c bus reset routine before accessing the
|
|
|
|
* environment, which might be in a chip on that bus. For details
|
|
|
|
* about this problem see doc/I2C_Edge_Conditions.
|
|
|
|
*
|
|
|
|
* disable I2C controller first, otherwhise it thinks we want to
|
|
|
|
* talk to the slave port...
|
|
|
|
*/
|
|
|
|
icr = readl(&base->icr);
|
|
|
|
writel(readl(&base->icr) & ~(ICR_SCLE | ICR_IUE), &base->icr);
|
|
|
|
|
|
|
|
i2c_init_board();
|
|
|
|
|
|
|
|
writel(icr, &base->icr);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_I2C_MULTI_BUS
|
|
|
|
static unsigned long i2c_regs[CONFIG_MV_I2C_NUM] = CONFIG_MV_I2C_REG;
|
|
|
|
static unsigned int bus_initialized[CONFIG_MV_I2C_NUM];
|
|
|
|
static unsigned int current_bus;
|
|
|
|
|
|
|
|
int i2c_set_bus_num(unsigned int bus)
|
|
|
|
{
|
|
|
|
if ((bus < 0) || (bus >= CONFIG_MV_I2C_NUM)) {
|
|
|
|
printf("Bad bus: %d\n", bus);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
base_glob = (struct mv_i2c *)i2c_regs[bus];
|
|
|
|
current_bus = bus;
|
|
|
|
|
|
|
|
if (!bus_initialized[current_bus]) {
|
|
|
|
i2c_board_init(base_glob);
|
|
|
|
bus_initialized[current_bus] = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned int i2c_get_bus_num(void)
|
|
|
|
{
|
|
|
|
return current_bus;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* API Functions */
|
|
|
|
void i2c_init(int speed, int slaveaddr)
|
|
|
|
{
|
2016-09-16 13:07:53 +00:00
|
|
|
u32 val;
|
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
#ifdef CONFIG_I2C_MULTI_BUS
|
|
|
|
current_bus = 0;
|
|
|
|
base_glob = (struct mv_i2c *)i2c_regs[current_bus];
|
|
|
|
#else
|
|
|
|
base_glob = (struct mv_i2c *)CONFIG_MV_I2C_REG;
|
|
|
|
#endif
|
|
|
|
|
2016-09-16 13:07:53 +00:00
|
|
|
if (speed > 100000)
|
|
|
|
val = ICR_FM;
|
|
|
|
else
|
|
|
|
val = ICR_SM;
|
|
|
|
clrsetbits_le32(&base_glob->icr, ICR_MODE_MASK, val);
|
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
i2c_board_init(base_glob);
|
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:52 +00:00
|
|
|
static int __i2c_probe_chip(struct mv_i2c *base, uchar chip)
|
|
|
|
{
|
|
|
|
struct mv_i2c_msg msg;
|
|
|
|
|
|
|
|
i2c_reset(base);
|
|
|
|
|
|
|
|
msg.condition = I2C_COND_START;
|
|
|
|
msg.acknack = I2C_ACKNAK_WAITACK;
|
|
|
|
msg.direction = I2C_WRITE;
|
|
|
|
msg.data = (chip << 1) + 1;
|
|
|
|
if (i2c_transfer(base, &msg))
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
msg.condition = I2C_COND_STOP;
|
|
|
|
msg.acknack = I2C_ACKNAK_SENDNAK;
|
|
|
|
msg.direction = I2C_READ;
|
|
|
|
msg.data = 0x00;
|
|
|
|
if (i2c_transfer(base, &msg))
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:51 +00:00
|
|
|
/*
|
|
|
|
* i2c_probe: - Test if a chip answers for a given i2c address
|
|
|
|
*
|
|
|
|
* @chip: address of the chip which is searched for
|
|
|
|
* @return: 0 if a chip was found, -1 otherwhise
|
|
|
|
*/
|
|
|
|
int i2c_probe(uchar chip)
|
|
|
|
{
|
|
|
|
return __i2c_probe_chip(base_glob, chip);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* i2c_read: - Read multiple bytes from an i2c device
|
|
|
|
*
|
|
|
|
* The higher level routines take into account that this function is only
|
|
|
|
* called with len < page length of the device (see configuration file)
|
|
|
|
*
|
|
|
|
* @chip: address of the chip which is to be read
|
|
|
|
* @addr: i2c data address within the chip
|
|
|
|
* @alen: length of the i2c data address (1..2 bytes)
|
|
|
|
* @buffer: where to write the data
|
|
|
|
* @len: how much byte do we want to read
|
|
|
|
* @return: 0 in case of success
|
|
|
|
*/
|
|
|
|
int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
|
|
|
|
{
|
2016-09-16 13:07:52 +00:00
|
|
|
u8 addr_bytes[4];
|
|
|
|
|
|
|
|
addr_bytes[0] = (addr >> 0) & 0xFF;
|
|
|
|
addr_bytes[1] = (addr >> 8) & 0xFF;
|
|
|
|
addr_bytes[2] = (addr >> 16) & 0xFF;
|
|
|
|
addr_bytes[3] = (addr >> 24) & 0xFF;
|
|
|
|
|
|
|
|
return __i2c_read(base_glob, chip, addr_bytes, alen, buffer, len);
|
2016-09-16 13:07:51 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* i2c_write: - Write multiple bytes to an i2c device
|
|
|
|
*
|
|
|
|
* The higher level routines take into account that this function is only
|
|
|
|
* called with len < page length of the device (see configuration file)
|
|
|
|
*
|
|
|
|
* @chip: address of the chip which is to be written
|
|
|
|
* @addr: i2c data address within the chip
|
|
|
|
* @alen: length of the i2c data address (1..2 bytes)
|
|
|
|
* @buffer: where to find the data to be written
|
|
|
|
* @len: how much byte do we want to read
|
|
|
|
* @return: 0 in case of success
|
|
|
|
*/
|
|
|
|
int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
|
|
|
|
{
|
2016-09-16 13:07:52 +00:00
|
|
|
u8 addr_bytes[4];
|
|
|
|
|
|
|
|
addr_bytes[0] = (addr >> 0) & 0xFF;
|
|
|
|
addr_bytes[1] = (addr >> 8) & 0xFF;
|
|
|
|
addr_bytes[2] = (addr >> 16) & 0xFF;
|
|
|
|
addr_bytes[3] = (addr >> 24) & 0xFF;
|
|
|
|
|
|
|
|
return __i2c_write(base_glob, chip, addr_bytes, alen, buffer, len);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else /* CONFIG_DM_I2C */
|
|
|
|
|
|
|
|
struct mv_i2c_priv {
|
|
|
|
struct mv_i2c *base;
|
|
|
|
};
|
|
|
|
|
|
|
|
static int mv_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
|
|
|
|
{
|
|
|
|
struct mv_i2c_priv *i2c = dev_get_priv(bus);
|
|
|
|
struct i2c_msg *dmsg, *omsg, dummy;
|
|
|
|
|
|
|
|
memset(&dummy, 0, sizeof(struct i2c_msg));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We expect either two messages (one with an offset and one with the
|
|
|
|
* actual data) or one message (just data or offset/data combined)
|
|
|
|
*/
|
|
|
|
if (nmsgs > 2 || nmsgs == 0) {
|
|
|
|
debug("%s: Only one or two messages are supported.", __func__);
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
omsg = nmsgs == 1 ? &dummy : msg;
|
|
|
|
dmsg = nmsgs == 1 ? msg : msg + 1;
|
|
|
|
|
|
|
|
if (dmsg->flags & I2C_M_RD)
|
|
|
|
return __i2c_read(i2c->base, dmsg->addr, omsg->buf,
|
|
|
|
omsg->len, dmsg->buf, dmsg->len);
|
|
|
|
else
|
|
|
|
return __i2c_write(i2c->base, dmsg->addr, omsg->buf,
|
|
|
|
omsg->len, dmsg->buf, dmsg->len);
|
2016-09-16 13:07:51 +00:00
|
|
|
}
|
2016-09-16 13:07:52 +00:00
|
|
|
|
2016-09-16 13:07:53 +00:00
|
|
|
static int mv_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
|
|
|
|
{
|
|
|
|
struct mv_i2c_priv *priv = dev_get_priv(bus);
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
if (speed > 100000)
|
|
|
|
val = ICR_FM;
|
|
|
|
else
|
|
|
|
val = ICR_SM;
|
|
|
|
clrsetbits_le32(&priv->base->icr, ICR_MODE_MASK, val);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-09-16 13:07:52 +00:00
|
|
|
static int mv_i2c_probe(struct udevice *bus)
|
|
|
|
{
|
|
|
|
struct mv_i2c_priv *priv = dev_get_priv(bus);
|
|
|
|
|
|
|
|
priv->base = (void *)dev_get_addr_ptr(bus);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dm_i2c_ops mv_i2c_ops = {
|
|
|
|
.xfer = mv_i2c_xfer,
|
2016-09-16 13:07:53 +00:00
|
|
|
.set_bus_speed = mv_i2c_set_bus_speed,
|
2016-09-16 13:07:52 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct udevice_id mv_i2c_ids[] = {
|
|
|
|
{ .compatible = "marvell,armada-3700-i2c" },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(i2c_mv) = {
|
|
|
|
.name = "i2c_mv",
|
|
|
|
.id = UCLASS_I2C,
|
|
|
|
.of_match = mv_i2c_ids,
|
|
|
|
.probe = mv_i2c_probe,
|
|
|
|
.priv_auto_alloc_size = sizeof(struct mv_i2c_priv),
|
|
|
|
.ops = &mv_i2c_ops,
|
|
|
|
};
|
|
|
|
#endif /* CONFIG_DM_I2C */
|