2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2015-09-26 06:46:08 +00:00
|
|
|
/*
|
|
|
|
* TI PHY drivers
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2015-09-26 06:46:08 +00:00
|
|
|
#include <phy.h>
|
2020-02-03 14:36:15 +00:00
|
|
|
#include <dm/devres.h>
|
2020-05-10 17:40:13 +00:00
|
|
|
#include <linux/bitops.h>
|
2016-05-02 20:45:59 +00:00
|
|
|
#include <linux/compat.h>
|
|
|
|
#include <malloc.h>
|
|
|
|
|
|
|
|
#include <dm.h>
|
|
|
|
#include <dt-bindings/net/ti-dp83867.h>
|
|
|
|
|
2020-05-04 21:14:39 +00:00
|
|
|
#include "ti_phy_init.h"
|
2015-09-26 06:46:08 +00:00
|
|
|
|
|
|
|
/* TI DP83867 */
|
|
|
|
#define DP83867_DEVADDR 0x1f
|
|
|
|
|
|
|
|
#define MII_DP83867_PHYCTRL 0x10
|
|
|
|
#define MII_DP83867_MICR 0x12
|
2016-03-25 07:23:43 +00:00
|
|
|
#define MII_DP83867_CFG2 0x14
|
|
|
|
#define MII_DP83867_BISCR 0x16
|
2015-09-26 06:46:08 +00:00
|
|
|
#define DP83867_CTRL 0x1f
|
|
|
|
|
|
|
|
/* Extended Registers */
|
2018-06-28 19:26:34 +00:00
|
|
|
#define DP83867_CFG4 0x0031
|
2015-09-26 06:46:08 +00:00
|
|
|
#define DP83867_RGMIICTL 0x0032
|
2018-08-28 06:25:38 +00:00
|
|
|
#define DP83867_STRAP_STS1 0x006E
|
2019-11-18 21:04:44 +00:00
|
|
|
#define DP83867_STRAP_STS2 0x006f
|
2015-09-26 06:46:08 +00:00
|
|
|
#define DP83867_RGMIIDCTL 0x0086
|
2017-01-24 17:15:40 +00:00
|
|
|
#define DP83867_IO_MUX_CFG 0x0170
|
2020-02-18 12:51:02 +00:00
|
|
|
#define DP83867_SGMIICTL 0x00D3
|
2015-09-26 06:46:08 +00:00
|
|
|
|
|
|
|
#define DP83867_SW_RESET BIT(15)
|
|
|
|
#define DP83867_SW_RESTART BIT(14)
|
|
|
|
|
|
|
|
/* MICR Interrupt bits */
|
|
|
|
#define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
|
|
|
|
#define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
|
|
|
|
#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
|
|
|
|
#define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
|
|
|
|
#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
|
|
|
|
#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
|
|
|
|
#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
|
|
|
|
#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
|
|
|
|
#define MII_DP83867_MICR_WOL_INT_EN BIT(3)
|
|
|
|
#define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
|
|
|
|
#define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
|
|
|
|
#define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
|
|
|
|
|
|
|
|
/* RGMIICTL bits */
|
|
|
|
#define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
|
|
|
|
#define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
|
|
|
|
|
2018-08-28 06:25:38 +00:00
|
|
|
/* STRAP_STS1 bits */
|
|
|
|
#define DP83867_STRAP_STS1_RESERVED BIT(11)
|
|
|
|
|
2019-11-18 21:04:44 +00:00
|
|
|
/* STRAP_STS2 bits */
|
|
|
|
#define DP83867_STRAP_STS2_CLK_SKEW_TX_MASK GENMASK(6, 4)
|
|
|
|
#define DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT 4
|
|
|
|
#define DP83867_STRAP_STS2_CLK_SKEW_RX_MASK GENMASK(2, 0)
|
|
|
|
#define DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT 0
|
|
|
|
#define DP83867_STRAP_STS2_CLK_SKEW_NONE BIT(2)
|
|
|
|
|
2015-09-26 06:46:08 +00:00
|
|
|
/* PHY CTRL bits */
|
|
|
|
#define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
|
2019-11-18 21:04:46 +00:00
|
|
|
#define DP83867_PHYCR_FIFO_DEPTH_MASK GENMASK(15, 14)
|
2018-08-28 06:25:38 +00:00
|
|
|
#define DP83867_PHYCR_RESERVED_MASK BIT(11)
|
2020-02-06 14:59:23 +00:00
|
|
|
#define DP83867_PHYCR_FORCE_LINK_GOOD BIT(10)
|
2015-10-19 08:43:30 +00:00
|
|
|
#define DP83867_MDI_CROSSOVER 5
|
2016-03-25 07:23:43 +00:00
|
|
|
#define DP83867_MDI_CROSSOVER_MDIX 2
|
|
|
|
#define DP83867_PHYCTRL_SGMIIEN 0x0800
|
|
|
|
#define DP83867_PHYCTRL_RXFIFO_SHIFT 12
|
|
|
|
#define DP83867_PHYCTRL_TXFIFO_SHIFT 14
|
2015-09-26 06:46:08 +00:00
|
|
|
|
|
|
|
/* RGMIIDCTL bits */
|
2019-11-18 21:04:44 +00:00
|
|
|
#define DP83867_RGMII_TX_CLK_DELAY_MAX 0xf
|
2015-09-26 06:46:08 +00:00
|
|
|
#define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
|
2019-11-18 21:04:44 +00:00
|
|
|
#define DP83867_RGMII_RX_CLK_DELAY_MAX 0xf
|
2015-09-26 06:46:08 +00:00
|
|
|
|
2016-03-25 07:23:43 +00:00
|
|
|
/* CFG2 bits */
|
|
|
|
#define MII_DP83867_CFG2_SPEEDOPT_10EN 0x0040
|
|
|
|
#define MII_DP83867_CFG2_SGMII_AUTONEGEN 0x0080
|
|
|
|
#define MII_DP83867_CFG2_SPEEDOPT_ENH 0x0100
|
|
|
|
#define MII_DP83867_CFG2_SPEEDOPT_CNT 0x0800
|
|
|
|
#define MII_DP83867_CFG2_SPEEDOPT_INTLOW 0x2000
|
|
|
|
#define MII_DP83867_CFG2_MASK 0x003F
|
|
|
|
|
2016-05-02 20:45:59 +00:00
|
|
|
/* User setting - can be taken from DTS */
|
|
|
|
#define DEFAULT_FIFO_DEPTH DP83867_PHYCR_FIFO_DEPTH_4_B_NIB
|
|
|
|
|
2017-01-24 17:15:40 +00:00
|
|
|
/* IO_MUX_CFG bits */
|
|
|
|
#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
|
|
|
|
|
|
|
|
#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
|
|
|
|
#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
|
2019-11-18 21:04:43 +00:00
|
|
|
#define DP83867_IO_MUX_CFG_CLK_O_DISABLE BIT(6)
|
2018-08-28 06:25:39 +00:00
|
|
|
#define DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
|
|
|
|
#define DP83867_IO_MUX_CFG_CLK_O_SEL_MASK \
|
|
|
|
GENMASK(0x1f, DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT)
|
2017-01-24 17:15:40 +00:00
|
|
|
|
2018-08-28 06:25:37 +00:00
|
|
|
/* CFG4 bits */
|
|
|
|
#define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
|
|
|
|
|
2020-02-18 12:51:02 +00:00
|
|
|
/* SGMIICTL bits */
|
|
|
|
#define DP83867_SGMII_TYPE BIT(14)
|
|
|
|
|
2018-08-28 06:25:37 +00:00
|
|
|
enum {
|
|
|
|
DP83867_PORT_MIRRORING_KEEP,
|
|
|
|
DP83867_PORT_MIRRORING_EN,
|
|
|
|
DP83867_PORT_MIRRORING_DIS,
|
|
|
|
};
|
|
|
|
|
2016-05-02 20:45:59 +00:00
|
|
|
struct dp83867_private {
|
2019-11-18 21:04:44 +00:00
|
|
|
u32 rx_id_delay;
|
|
|
|
u32 tx_id_delay;
|
2016-05-02 20:45:59 +00:00
|
|
|
int fifo_depth;
|
2017-01-24 17:15:40 +00:00
|
|
|
int io_impedance;
|
2018-06-28 19:26:34 +00:00
|
|
|
bool rxctrl_strap_quirk;
|
2018-08-28 06:25:37 +00:00
|
|
|
int port_mirroring;
|
2019-11-18 21:04:43 +00:00
|
|
|
bool set_clk_output;
|
2019-05-10 17:49:08 +00:00
|
|
|
unsigned int clk_output_sel;
|
2020-02-18 12:51:02 +00:00
|
|
|
bool sgmii_ref_clk_en;
|
2016-05-02 20:45:59 +00:00
|
|
|
};
|
|
|
|
|
2018-08-28 06:25:37 +00:00
|
|
|
static int dp83867_config_port_mirroring(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
struct dp83867_private *dp83867 =
|
|
|
|
(struct dp83867_private *)phydev->priv;
|
|
|
|
u16 val;
|
|
|
|
|
2019-02-08 17:25:07 +00:00
|
|
|
val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
|
2018-08-28 06:25:37 +00:00
|
|
|
|
|
|
|
if (dp83867->port_mirroring == DP83867_PORT_MIRRORING_EN)
|
|
|
|
val |= DP83867_CFG4_PORT_MIRROR_EN;
|
|
|
|
else
|
|
|
|
val &= ~DP83867_CFG4_PORT_MIRROR_EN;
|
|
|
|
|
2019-02-08 17:25:07 +00:00
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
|
2018-08-28 06:25:37 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-05-02 20:45:59 +00:00
|
|
|
/**
|
|
|
|
* dp83867_data_init - Convenience function for setting PHY specific data
|
|
|
|
*
|
|
|
|
* @phydev: the phy_device struct
|
|
|
|
*/
|
|
|
|
static int dp83867_of_init(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
struct dp83867_private *dp83867 = phydev->priv;
|
2018-07-05 17:02:49 +00:00
|
|
|
ofnode node;
|
2019-11-18 21:04:43 +00:00
|
|
|
int ret;
|
2018-08-28 06:25:39 +00:00
|
|
|
|
2019-03-16 11:43:17 +00:00
|
|
|
node = phy_get_ofnode(phydev);
|
|
|
|
if (!ofnode_valid(node))
|
2022-02-23 13:20:55 +00:00
|
|
|
return 0;
|
2019-03-16 11:43:17 +00:00
|
|
|
|
2019-11-18 21:04:43 +00:00
|
|
|
/* Optional configuration */
|
|
|
|
ret = ofnode_read_u32(node, "ti,clk-output-sel",
|
|
|
|
&dp83867->clk_output_sel);
|
|
|
|
/* If not set, keep default */
|
|
|
|
if (!ret) {
|
|
|
|
dp83867->set_clk_output = true;
|
|
|
|
/* Valid values are 0 to DP83867_CLK_O_SEL_REF_CLK or
|
|
|
|
* DP83867_CLK_O_SEL_OFF.
|
|
|
|
*/
|
|
|
|
if (dp83867->clk_output_sel > DP83867_CLK_O_SEL_REF_CLK &&
|
|
|
|
dp83867->clk_output_sel != DP83867_CLK_O_SEL_OFF) {
|
|
|
|
pr_debug("ti,clk-output-sel value %u out of range\n",
|
|
|
|
dp83867->clk_output_sel);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
2018-07-05 17:02:49 +00:00
|
|
|
|
2018-06-28 19:26:35 +00:00
|
|
|
if (ofnode_read_bool(node, "ti,max-output-impedance"))
|
2017-01-24 17:15:40 +00:00
|
|
|
dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
|
2018-06-28 19:26:35 +00:00
|
|
|
else if (ofnode_read_bool(node, "ti,min-output-impedance"))
|
2017-01-24 17:15:40 +00:00
|
|
|
dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
|
|
|
|
else
|
|
|
|
dp83867->io_impedance = -EINVAL;
|
2016-05-02 20:45:59 +00:00
|
|
|
|
2018-06-28 19:26:35 +00:00
|
|
|
if (ofnode_read_bool(node, "ti,dp83867-rxctrl-strap-quirk"))
|
2018-06-28 19:26:34 +00:00
|
|
|
dp83867->rxctrl_strap_quirk = true;
|
2016-05-02 20:45:59 +00:00
|
|
|
|
2019-11-18 21:04:44 +00:00
|
|
|
/* Existing behavior was to use default pin strapping delay in rgmii
|
|
|
|
* mode, but rgmii should have meant no delay. Warn existing users.
|
|
|
|
*/
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII) {
|
|
|
|
u16 val = phy_read_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_STRAP_STS2);
|
|
|
|
u16 txskew = (val & DP83867_STRAP_STS2_CLK_SKEW_TX_MASK) >>
|
|
|
|
DP83867_STRAP_STS2_CLK_SKEW_TX_SHIFT;
|
|
|
|
u16 rxskew = (val & DP83867_STRAP_STS2_CLK_SKEW_RX_MASK) >>
|
|
|
|
DP83867_STRAP_STS2_CLK_SKEW_RX_SHIFT;
|
|
|
|
|
|
|
|
if (txskew != DP83867_STRAP_STS2_CLK_SKEW_NONE ||
|
|
|
|
rxskew != DP83867_STRAP_STS2_CLK_SKEW_NONE)
|
|
|
|
pr_warn("PHY has delays via pin strapping, but phy-mode = 'rgmii'\n"
|
|
|
|
"Should be 'rgmii-id' to use internal delays\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
/* RX delay *must* be specified if internal delay of RX is used. */
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
|
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
|
|
|
|
ret = ofnode_read_u32(node, "ti,rx-internal-delay",
|
|
|
|
&dp83867->rx_id_delay);
|
|
|
|
if (ret) {
|
|
|
|
pr_debug("ti,rx-internal-delay must be specified\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
if (dp83867->rx_id_delay > DP83867_RGMII_RX_CLK_DELAY_MAX) {
|
|
|
|
pr_debug("ti,rx-internal-delay value of %u out of range\n",
|
|
|
|
dp83867->rx_id_delay);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* TX delay *must* be specified if internal delay of RX is used. */
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
|
|
|
|
phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
|
|
|
|
ret = ofnode_read_u32(node, "ti,tx-internal-delay",
|
|
|
|
&dp83867->tx_id_delay);
|
|
|
|
if (ret) {
|
|
|
|
debug("ti,tx-internal-delay must be specified\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
if (dp83867->tx_id_delay > DP83867_RGMII_TX_CLK_DELAY_MAX) {
|
|
|
|
pr_debug("ti,tx-internal-delay value of %u out of range\n",
|
|
|
|
dp83867->tx_id_delay);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
}
|
2016-05-02 20:45:59 +00:00
|
|
|
|
2018-06-28 19:26:35 +00:00
|
|
|
dp83867->fifo_depth = ofnode_read_u32_default(node, "ti,fifo-depth",
|
2019-05-09 19:41:51 +00:00
|
|
|
DEFAULT_FIFO_DEPTH);
|
2018-08-28 06:25:37 +00:00
|
|
|
if (ofnode_read_bool(node, "enet-phy-lane-swap"))
|
|
|
|
dp83867->port_mirroring = DP83867_PORT_MIRRORING_EN;
|
|
|
|
|
|
|
|
if (ofnode_read_bool(node, "enet-phy-lane-no-swap"))
|
|
|
|
dp83867->port_mirroring = DP83867_PORT_MIRRORING_DIS;
|
|
|
|
|
2020-02-18 12:51:02 +00:00
|
|
|
if (ofnode_read_bool(node, "ti,sgmii-ref-clock-output-enable"))
|
|
|
|
dp83867->sgmii_ref_clk_en = true;
|
|
|
|
|
2016-05-02 20:45:59 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2015-09-26 06:46:08 +00:00
|
|
|
|
|
|
|
static int dp83867_config(struct phy_device *phydev)
|
|
|
|
{
|
2016-05-02 20:45:59 +00:00
|
|
|
struct dp83867_private *dp83867;
|
2022-03-19 14:02:42 +00:00
|
|
|
int val, delay, cfg2;
|
2018-08-28 06:25:38 +00:00
|
|
|
int ret, bs;
|
2015-09-26 06:46:08 +00:00
|
|
|
|
2019-11-18 21:04:41 +00:00
|
|
|
dp83867 = (struct dp83867_private *)phydev->priv;
|
2016-05-02 20:45:59 +00:00
|
|
|
|
2019-11-18 21:04:41 +00:00
|
|
|
ret = dp83867_of_init(phydev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2016-05-02 20:45:59 +00:00
|
|
|
|
2015-09-26 06:46:08 +00:00
|
|
|
/* Restart the PHY. */
|
|
|
|
val = phy_read(phydev, MDIO_DEVAD_NONE, DP83867_CTRL);
|
|
|
|
phy_write(phydev, MDIO_DEVAD_NONE, DP83867_CTRL,
|
|
|
|
val | DP83867_SW_RESTART);
|
|
|
|
|
2018-06-28 19:26:34 +00:00
|
|
|
/* Mode 1 or 2 workaround */
|
|
|
|
if (dp83867->rxctrl_strap_quirk) {
|
2019-02-08 17:25:07 +00:00
|
|
|
val = phy_read_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_CFG4);
|
2018-06-28 19:26:34 +00:00
|
|
|
val &= ~BIT(7);
|
2019-02-08 17:25:07 +00:00
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_CFG4, val);
|
2018-06-28 19:26:34 +00:00
|
|
|
}
|
|
|
|
|
2015-09-26 06:46:08 +00:00
|
|
|
if (phy_interface_is_rgmii(phydev)) {
|
2019-11-18 21:04:46 +00:00
|
|
|
val = phy_read(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL);
|
2022-03-19 14:02:42 +00:00
|
|
|
if (val < 0) {
|
|
|
|
ret = val;
|
2016-05-02 20:45:59 +00:00
|
|
|
goto err_out;
|
2022-03-19 14:02:42 +00:00
|
|
|
}
|
|
|
|
|
2019-11-18 21:04:46 +00:00
|
|
|
val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
|
|
|
|
val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
|
2018-08-28 06:25:38 +00:00
|
|
|
|
2020-02-06 14:59:23 +00:00
|
|
|
/* Do not force link good */
|
|
|
|
val &= ~DP83867_PHYCR_FORCE_LINK_GOOD;
|
|
|
|
|
2018-08-28 06:25:38 +00:00
|
|
|
/* The code below checks if "port mirroring" N/A MODE4 has been
|
|
|
|
* enabled during power on bootstrap.
|
|
|
|
*
|
|
|
|
* Such N/A mode enabled by mistake can put PHY IC in some
|
|
|
|
* internal testing mode and disable RGMII transmission.
|
|
|
|
*
|
|
|
|
* In this particular case one needs to check STRAP_STS1
|
|
|
|
* register's bit 11 (marked as RESERVED).
|
|
|
|
*/
|
|
|
|
|
2019-11-18 21:04:46 +00:00
|
|
|
bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
|
|
|
|
if (bs & DP83867_STRAP_STS1_RESERVED)
|
2018-08-28 06:25:38 +00:00
|
|
|
val &= ~DP83867_PHYCR_RESERVED_MASK;
|
|
|
|
|
2019-11-18 21:04:46 +00:00
|
|
|
ret = phy_write(phydev, MDIO_DEVAD_NONE,
|
|
|
|
MII_DP83867_PHYCTRL, val);
|
|
|
|
|
|
|
|
val = phy_read_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_RGMIICTL);
|
|
|
|
|
|
|
|
val &= ~(DP83867_RGMII_TX_CLK_DELAY_EN |
|
|
|
|
DP83867_RGMII_RX_CLK_DELAY_EN);
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
|
|
|
|
val |= (DP83867_RGMII_TX_CLK_DELAY_EN |
|
|
|
|
DP83867_RGMII_RX_CLK_DELAY_EN);
|
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
|
|
|
|
val |= DP83867_RGMII_TX_CLK_DELAY_EN;
|
|
|
|
|
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
|
|
|
|
val |= DP83867_RGMII_RX_CLK_DELAY_EN;
|
|
|
|
|
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
|
|
|
|
|
|
|
|
delay = (dp83867->rx_id_delay |
|
|
|
|
(dp83867->tx_id_delay <<
|
|
|
|
DP83867_RGMII_TX_CLK_DELAY_SHIFT));
|
|
|
|
|
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_RGMIIDCTL, delay);
|
|
|
|
}
|
|
|
|
|
2023-04-14 22:06:43 +00:00
|
|
|
if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
|
2020-02-18 12:51:02 +00:00
|
|
|
if (dp83867->sgmii_ref_clk_en)
|
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_SGMIICTL,
|
|
|
|
DP83867_SGMII_TYPE);
|
|
|
|
|
2016-03-25 07:23:43 +00:00
|
|
|
phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR,
|
|
|
|
(BMCR_ANENABLE | BMCR_FULLDPLX | BMCR_SPEED1000));
|
|
|
|
|
|
|
|
cfg2 = phy_read(phydev, phydev->addr, MII_DP83867_CFG2);
|
|
|
|
cfg2 &= MII_DP83867_CFG2_MASK;
|
|
|
|
cfg2 |= (MII_DP83867_CFG2_SPEEDOPT_10EN |
|
|
|
|
MII_DP83867_CFG2_SGMII_AUTONEGEN |
|
|
|
|
MII_DP83867_CFG2_SPEEDOPT_ENH |
|
|
|
|
MII_DP83867_CFG2_SPEEDOPT_CNT |
|
|
|
|
MII_DP83867_CFG2_SPEEDOPT_INTLOW);
|
|
|
|
phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_CFG2, cfg2);
|
|
|
|
|
2019-02-08 17:25:07 +00:00
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_RGMIICTL, 0x0);
|
2016-03-25 07:23:43 +00:00
|
|
|
|
|
|
|
phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
|
|
|
|
DP83867_PHYCTRL_SGMIIEN |
|
|
|
|
(DP83867_MDI_CROSSOVER_MDIX <<
|
|
|
|
DP83867_MDI_CROSSOVER) |
|
2016-05-02 20:45:59 +00:00
|
|
|
(dp83867->fifo_depth << DP83867_PHYCTRL_RXFIFO_SHIFT) |
|
|
|
|
(dp83867->fifo_depth << DP83867_PHYCTRL_TXFIFO_SHIFT));
|
2016-03-25 07:23:43 +00:00
|
|
|
phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_BISCR, 0x0);
|
2015-09-26 06:46:08 +00:00
|
|
|
}
|
|
|
|
|
2019-11-18 21:04:45 +00:00
|
|
|
if (dp83867->io_impedance >= 0) {
|
|
|
|
val = phy_read_mmd(phydev,
|
|
|
|
DP83867_DEVADDR,
|
|
|
|
DP83867_IO_MUX_CFG);
|
|
|
|
val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
|
|
|
|
val |= dp83867->io_impedance &
|
|
|
|
DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
|
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_IO_MUX_CFG, val);
|
2015-09-26 06:46:08 +00:00
|
|
|
}
|
|
|
|
|
2018-08-28 06:25:37 +00:00
|
|
|
if (dp83867->port_mirroring != DP83867_PORT_MIRRORING_KEEP)
|
|
|
|
dp83867_config_port_mirroring(phydev);
|
|
|
|
|
2019-11-18 21:04:43 +00:00
|
|
|
/* Clock output selection if muxing property is set */
|
|
|
|
if (dp83867->set_clk_output) {
|
|
|
|
val = phy_read_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_IO_MUX_CFG);
|
|
|
|
|
|
|
|
if (dp83867->clk_output_sel == DP83867_CLK_O_SEL_OFF) {
|
|
|
|
val |= DP83867_IO_MUX_CFG_CLK_O_DISABLE;
|
|
|
|
} else {
|
|
|
|
val &= ~(DP83867_IO_MUX_CFG_CLK_O_SEL_MASK |
|
|
|
|
DP83867_IO_MUX_CFG_CLK_O_DISABLE);
|
|
|
|
val |= dp83867->clk_output_sel <<
|
|
|
|
DP83867_IO_MUX_CFG_CLK_O_SEL_SHIFT;
|
|
|
|
}
|
|
|
|
phy_write_mmd(phydev, DP83867_DEVADDR,
|
|
|
|
DP83867_IO_MUX_CFG, val);
|
|
|
|
}
|
|
|
|
|
2015-09-26 06:46:08 +00:00
|
|
|
genphy_config_aneg(phydev);
|
|
|
|
return 0;
|
2016-05-02 20:45:59 +00:00
|
|
|
|
|
|
|
err_out:
|
|
|
|
return ret;
|
2015-09-26 06:46:08 +00:00
|
|
|
}
|
|
|
|
|
2019-11-18 21:04:41 +00:00
|
|
|
static int dp83867_probe(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
struct dp83867_private *dp83867;
|
|
|
|
|
|
|
|
dp83867 = kzalloc(sizeof(*dp83867), GFP_KERNEL);
|
|
|
|
if (!dp83867)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
phydev->priv = dp83867;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-03-19 17:03:04 +00:00
|
|
|
U_BOOT_PHY_DRIVER(dp83867) = {
|
2015-09-26 06:46:08 +00:00
|
|
|
.name = "TI DP83867",
|
|
|
|
.uid = 0x2000a231,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_GBIT_FEATURES,
|
2019-11-18 21:04:41 +00:00
|
|
|
.probe = dp83867_probe,
|
2015-09-26 06:46:08 +00:00
|
|
|
.config = &dp83867_config,
|
|
|
|
.startup = &genphy_startup,
|
|
|
|
.shutdown = &genphy_shutdown,
|
|
|
|
};
|