2018-05-06 17:58:06 -04:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2016-01-13 16:25:37 +05:30
|
|
|
/*
|
|
|
|
* (C) Copyright 2015 Xilinx, Inc,
|
|
|
|
* Michal Simek <michal.simek@xilinx.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ZYNQMPPL_H_
|
|
|
|
#define _ZYNQMPPL_H_
|
|
|
|
|
|
|
|
#include <xilinx.h>
|
|
|
|
|
2016-02-01 15:05:58 +01:00
|
|
|
#define ZYNQMP_SIP_SVC_CSU_DMA_CHIPID 0xC2000018
|
2016-01-13 16:25:37 +05:30
|
|
|
#define ZYNQMP_SIP_SVC_PM_FPGA_LOAD 0xC2000016
|
2018-02-16 17:29:54 +05:30
|
|
|
#define ZYNQMP_SIP_SVC_PM_FPGA_STATUS 0xC2000017
|
2016-01-13 16:25:37 +05:30
|
|
|
#define ZYNQMP_FPGA_OP_INIT (1 << 0)
|
|
|
|
#define ZYNQMP_FPGA_OP_LOAD (1 << 1)
|
|
|
|
#define ZYNQMP_FPGA_OP_DONE (1 << 2)
|
|
|
|
|
2018-05-31 15:10:23 +05:30
|
|
|
#define ZYNQMP_FPGA_FLAG_AUTHENTICATED BIT(2)
|
|
|
|
#define ZYNQMP_FPGA_FLAG_ENCRYPTED BIT(3)
|
|
|
|
|
2016-09-29 11:44:41 -07:00
|
|
|
#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT 15
|
|
|
|
#define ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK (0xf << \
|
|
|
|
ZYNQMP_CSU_IDCODE_DEVICE_CODE_SHIFT)
|
|
|
|
#define ZYNQMP_CSU_IDCODE_SVD_SHIFT 12
|
2017-06-28 15:40:32 +02:00
|
|
|
#define ZYNQMP_CSU_IDCODE_SVD_MASK (0x7 << ZYNQMP_CSU_IDCODE_SVD_SHIFT)
|
2016-09-29 11:44:41 -07:00
|
|
|
|
2016-01-13 16:25:37 +05:30
|
|
|
extern struct xilinx_fpga_op zynqmp_op;
|
|
|
|
|
|
|
|
#define XILINX_ZYNQMP_DESC \
|
|
|
|
{ xilinx_zynqmp, csu_dma, 1, &zynqmp_op, 0, &zynqmp_op }
|
|
|
|
|
|
|
|
#endif /* _ZYNQMPPL_H_ */
|