2002-08-21 21:35:08 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2002
|
|
|
|
* Rich Ireland, Enterasys Networks, rireland@enterasys.com.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2008-05-20 14:00:29 +00:00
|
|
|
#include <linux/types.h> /* for ulong typedef */
|
2002-08-21 21:35:08 +00:00
|
|
|
|
|
|
|
#ifndef _FPGA_H_
|
|
|
|
#define _FPGA_H_
|
|
|
|
|
|
|
|
#ifndef CONFIG_MAX_FPGA_DEVICES
|
|
|
|
#define CONFIG_MAX_FPGA_DEVICES 5
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* these probably belong somewhere else */
|
|
|
|
#ifndef FALSE
|
2008-05-20 14:00:29 +00:00
|
|
|
#define FALSE (0)
|
2002-08-21 21:35:08 +00:00
|
|
|
#endif
|
|
|
|
#ifndef TRUE
|
2008-05-20 14:00:29 +00:00
|
|
|
#define TRUE (!FALSE)
|
2002-08-21 21:35:08 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* CONFIG_FPGA bit assignments */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_MAN(x) (x)
|
|
|
|
#define CONFIG_SYS_FPGA_DEV(x) ((x) << 8 )
|
|
|
|
#define CONFIG_SYS_FPGA_IF(x) ((x) << 16 )
|
2002-08-21 21:35:08 +00:00
|
|
|
|
|
|
|
/* FPGA Manufacturer bits in CONFIG_FPGA */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FPGA_XILINX CONFIG_SYS_FPGA_MAN( 0x1 )
|
|
|
|
#define CONFIG_SYS_FPGA_ALTERA CONFIG_SYS_FPGA_MAN( 0x2 )
|
2002-08-21 21:35:08 +00:00
|
|
|
|
|
|
|
|
|
|
|
/* fpga_xxxx function return value definitions */
|
2008-05-20 14:00:29 +00:00
|
|
|
#define FPGA_SUCCESS 0
|
|
|
|
#define FPGA_FAIL -1
|
2002-08-21 21:35:08 +00:00
|
|
|
|
|
|
|
/* device numbers must be non-negative */
|
2008-05-20 14:00:29 +00:00
|
|
|
#define FPGA_INVALID_DEVICE -1
|
2002-08-21 21:35:08 +00:00
|
|
|
|
|
|
|
/* root data type defintions */
|
2008-05-20 14:00:29 +00:00
|
|
|
typedef enum { /* typedef fpga_type */
|
|
|
|
fpga_min_type, /* range check value */
|
|
|
|
fpga_xilinx, /* Xilinx Family) */
|
|
|
|
fpga_altera, /* unimplemented */
|
2010-06-29 09:47:48 +00:00
|
|
|
fpga_lattice, /* Lattice family */
|
2008-05-20 14:00:29 +00:00
|
|
|
fpga_undefined /* invalid range check value */
|
|
|
|
} fpga_type; /* end, typedef fpga_type */
|
2002-08-21 21:35:08 +00:00
|
|
|
|
2008-05-20 14:00:29 +00:00
|
|
|
typedef struct { /* typedef fpga_desc */
|
|
|
|
fpga_type devtype; /* switch value to select sub-functions */
|
|
|
|
void *devdesc; /* real device descriptor */
|
|
|
|
} fpga_desc; /* end, typedef fpga_desc */
|
2002-08-21 21:35:08 +00:00
|
|
|
|
|
|
|
|
|
|
|
/* root function definitions */
|
2011-07-30 13:33:49 +00:00
|
|
|
extern void fpga_init(void);
|
|
|
|
extern int fpga_add(fpga_type devtype, void *desc);
|
|
|
|
extern int fpga_count(void);
|
|
|
|
extern int fpga_load(int devnum, const void *buf, size_t bsize);
|
|
|
|
extern int fpga_dump(int devnum, const void *buf, size_t bsize);
|
|
|
|
extern int fpga_info(int devnum);
|
2002-08-21 21:35:08 +00:00
|
|
|
|
|
|
|
#endif /* _FPGA_H_ */
|