2007-09-18 04:37:57 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2007 Freescale Semiconductor, Inc.
|
|
|
|
* Dave Liu <daveliu@freescale.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High Level Configuration Options
|
|
|
|
*/
|
|
|
|
#define CONFIG_E300 1 /* E300 family */
|
2009-05-22 22:23:24 +00:00
|
|
|
#define CONFIG_MPC83xx 1 /* MPC83xx family */
|
2009-05-22 22:23:25 +00:00
|
|
|
#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
|
2007-09-18 04:37:57 +00:00
|
|
|
#define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
|
|
|
|
|
2010-10-06 07:05:45 +00:00
|
|
|
#define CONFIG_SYS_TEXT_BASE 0xFE000000
|
|
|
|
|
2007-09-18 04:37:57 +00:00
|
|
|
/*
|
|
|
|
* System Clock Setup
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_PCISLAVE
|
|
|
|
#define CONFIG_83XX_PCICLK 66000000 /* in HZ */
|
|
|
|
#else
|
|
|
|
#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifndef CONFIG_SYS_CLK_FREQ
|
|
|
|
#define CONFIG_SYS_CLK_FREQ 66000000
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware Reset Configuration Word
|
|
|
|
* if CLKIN is 66MHz, then
|
|
|
|
* CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_HRCW_LOW (\
|
2007-09-18 04:37:57 +00:00
|
|
|
HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
|
|
|
|
HRCWL_DDR_TO_SCB_CLK_1X1 |\
|
|
|
|
HRCWL_SVCOD_DIV_2 |\
|
|
|
|
HRCWL_CSB_TO_CLKIN_6X1 |\
|
|
|
|
HRCWL_CORE_TO_CSB_1_5X1)
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCISLAVE
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_HRCW_HIGH (\
|
2007-09-18 04:37:57 +00:00
|
|
|
HRCWH_PCI_AGENT |\
|
|
|
|
HRCWH_PCI1_ARBITER_DISABLE |\
|
|
|
|
HRCWH_CORE_ENABLE |\
|
|
|
|
HRCWH_FROM_0XFFF00100 |\
|
|
|
|
HRCWH_BOOTSEQ_DISABLE |\
|
|
|
|
HRCWH_SW_WATCHDOG_DISABLE |\
|
|
|
|
HRCWH_ROM_LOC_LOCAL_16BIT |\
|
|
|
|
HRCWH_RL_EXT_LEGACY |\
|
|
|
|
HRCWH_TSEC1M_IN_RGMII |\
|
|
|
|
HRCWH_TSEC2M_IN_RGMII |\
|
|
|
|
HRCWH_BIG_ENDIAN |\
|
|
|
|
HRCWH_LDP_CLEAR)
|
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_HRCW_HIGH (\
|
2007-09-18 04:37:57 +00:00
|
|
|
HRCWH_PCI_HOST |\
|
|
|
|
HRCWH_PCI1_ARBITER_ENABLE |\
|
|
|
|
HRCWH_CORE_ENABLE |\
|
|
|
|
HRCWH_FROM_0X00000100 |\
|
|
|
|
HRCWH_BOOTSEQ_DISABLE |\
|
|
|
|
HRCWH_SW_WATCHDOG_DISABLE |\
|
|
|
|
HRCWH_ROM_LOC_LOCAL_16BIT |\
|
|
|
|
HRCWH_RL_EXT_LEGACY |\
|
|
|
|
HRCWH_TSEC1M_IN_RGMII |\
|
|
|
|
HRCWH_TSEC2M_IN_RGMII |\
|
|
|
|
HRCWH_BIG_ENDIAN |\
|
|
|
|
HRCWH_LDP_CLEAR)
|
|
|
|
#endif
|
|
|
|
|
2008-03-04 08:59:22 +00:00
|
|
|
/* Arbiter Configuration Register */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
|
2008-03-04 08:59:22 +00:00
|
|
|
|
|
|
|
/* System Priority Control Register */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
|
2008-03-04 08:59:22 +00:00
|
|
|
|
2007-09-18 04:37:57 +00:00
|
|
|
/*
|
2008-03-04 08:59:22 +00:00
|
|
|
* IP blocks clock configuration
|
2007-09-18 04:37:57 +00:00
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
|
|
|
|
#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* System IO Config
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SICRH 0x00000000
|
|
|
|
#define CONFIG_SYS_SICRL 0x00000000
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Output Buffer Impedance
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_OBIR 0x31100000
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
|
|
|
|
#define CONFIG_BOARD_EARLY_INIT_R
|
2009-06-09 20:25:31 +00:00
|
|
|
#define CONFIG_HWCONFIG
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* IMMR new address
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_IMMR 0xE0000000
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* DDR Setup
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
|
|
|
|
#define CONFIG_SYS_83XX_DDR_USES_CS0
|
2011-10-12 04:57:29 +00:00
|
|
|
#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
|
|
|
|
| DDRCDR_ODT \
|
|
|
|
| DDRCDR_Q_DRN)
|
|
|
|
/* 0x80080001 */ /* ODT 150ohm on SoC */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#undef CONFIG_DDR_ECC /* support DDR ECC function */
|
|
|
|
#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
|
|
|
|
|
|
|
|
#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
|
|
|
|
#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
|
|
|
|
|
|
|
|
#if defined(CONFIG_SPD_EEPROM)
|
|
|
|
#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
|
|
|
|
#else
|
|
|
|
/*
|
|
|
|
* Manually set up DDR parameters
|
2008-01-10 15:07:23 +00:00
|
|
|
* WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
|
2007-09-18 04:37:57 +00:00
|
|
|
* consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DDR_SIZE 512 /* MB */
|
|
|
|
#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
|
2011-10-12 04:57:29 +00:00
|
|
|
| CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
|
|
|
|
| CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
|
|
|
|
| CSCONFIG_ROW_BIT_14 \
|
|
|
|
| CSCONFIG_COL_BIT_10)
|
|
|
|
/* 0x80010202 */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DDR_TIMING_3 0x00000000
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
|
|
|
|
| (0 << TIMING_CFG0_WRT_SHIFT) \
|
|
|
|
| (0 << TIMING_CFG0_RRT_SHIFT) \
|
|
|
|
| (0 << TIMING_CFG0_WWT_SHIFT) \
|
|
|
|
| (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
|
|
|
|
| (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
|
|
|
|
| (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
|
|
|
|
| (2 << TIMING_CFG0_MRS_CYC_SHIFT))
|
2007-09-18 04:37:57 +00:00
|
|
|
/* 0x00620802 */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
|
|
|
|
| (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
|
|
|
|
| (3 << TIMING_CFG1_ACTTORW_SHIFT) \
|
|
|
|
| (5 << TIMING_CFG1_CASLAT_SHIFT) \
|
|
|
|
| (13 << TIMING_CFG1_REFREC_SHIFT) \
|
|
|
|
| (3 << TIMING_CFG1_WRREC_SHIFT) \
|
|
|
|
| (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
|
|
|
|
| (2 << TIMING_CFG1_WRTORD_SHIFT))
|
2007-09-18 04:37:57 +00:00
|
|
|
/* 0x3935d322 */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
|
|
|
|
| (6 << TIMING_CFG2_CPO_SHIFT) \
|
|
|
|
| (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
|
|
|
|
| (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
|
|
|
|
| (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
|
|
|
|
| (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
|
|
|
|
| (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
|
2008-01-10 15:07:23 +00:00
|
|
|
/* 0x131088c8 */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
|
|
|
|
| (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
|
2007-09-18 04:37:57 +00:00
|
|
|
/* 0x03E00100 */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
|
|
|
|
| (0x1432 << SDRAM_MODE_SD_SHIFT))
|
2008-01-10 15:07:23 +00:00
|
|
|
/* ODT 150ohm CL=3, AL=1 on SDRAM */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_DDR_MODE2 0x00000000
|
2007-09-18 04:37:57 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Memory test
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x00140000
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The reserved memory
|
|
|
|
*/
|
2010-10-07 19:51:12 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
|
|
|
|
#define CONFIG_SYS_RAMBOOT
|
2007-09-18 04:37:57 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#undef CONFIG_SYS_RAMBOOT
|
2007-09-18 04:37:57 +00:00
|
|
|
#endif
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Initial RAM Base Address Setup
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_LOCK 1
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
|
2010-10-26 11:32:32 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET \
|
|
|
|
(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Local Bus Configuration & Clock Setup
|
|
|
|
*/
|
2009-09-25 23:19:44 +00:00
|
|
|
#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
|
|
|
|
#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LBC_LBCR 0x00000000
|
2010-06-17 16:37:18 +00:00
|
|
|
#define CONFIG_FSL_ELBC 1
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* FLASH on the Local Bus
|
|
|
|
*/
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
|
2008-08-12 23:40:42 +00:00
|
|
|
#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
|
|
|
|
#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
|
|
|
|
#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2011-10-12 04:57:18 +00:00
|
|
|
/* Window base at flash base */
|
|
|
|
#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
|
2011-10-12 04:57:30 +00:00
|
|
|
#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
|
2011-10-12 04:57:30 +00:00
|
|
|
| BR_PS_16 /* 16 bit port */ \
|
|
|
|
| BR_MS_GPCM /* MSEL = GPCM */ \
|
|
|
|
| BR_V) /* valid */
|
|
|
|
#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
|
2008-01-10 15:08:26 +00:00
|
|
|
| OR_UPM_XAM \
|
|
|
|
| OR_GPCM_CSNT \
|
2008-05-29 14:14:56 +00:00
|
|
|
| OR_GPCM_ACS_DIV2 \
|
2008-01-10 15:08:26 +00:00
|
|
|
| OR_GPCM_XACS \
|
|
|
|
| OR_GPCM_SCY_15 \
|
2011-10-12 04:57:30 +00:00
|
|
|
| OR_GPCM_TRLX_SET \
|
|
|
|
| OR_GPCM_EHTR_SET \
|
2011-10-12 04:57:18 +00:00
|
|
|
| OR_GPCM_EAD)
|
2008-01-10 15:08:26 +00:00
|
|
|
/* 0xFE000FF7 */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#undef CONFIG_SYS_FLASH_CHECKSUM
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* BCSR on the Local Bus
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BCSR 0xF8000000
|
2011-10-12 04:57:18 +00:00
|
|
|
/* Access window base at BCSR base */
|
|
|
|
#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
|
2011-10-12 04:57:30 +00:00
|
|
|
#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
|
|
|
|
| BR_PS_8 \
|
|
|
|
| BR_MS_GPCM \
|
|
|
|
| BR_V)
|
|
|
|
/* 0xF8000801 */
|
|
|
|
#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
|
|
|
|
| OR_GPCM_XAM \
|
|
|
|
| OR_GPCM_CSNT \
|
|
|
|
| OR_GPCM_XACS \
|
|
|
|
| OR_GPCM_SCY_15 \
|
|
|
|
| OR_GPCM_TRLX_SET \
|
|
|
|
| OR_GPCM_EHTR_SET \
|
|
|
|
| OR_GPCM_EAD)
|
|
|
|
/* 0xFFFFE9F7 */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* NAND Flash on the Local Bus
|
|
|
|
*/
|
mpc83xx: add ELBC NAND support for the MPC837XEMDS boards
Though NAND chip is replaceable on the MPC837XE-MDS boards, the
current settings don't work with the default chip on the board.
Nevertheless Freescale's U-Boot sets the option register correctly,
so I just dumped the register from the working u-boot. My guess is
that the old settings were applicable for some pilot boards, not
found in the production.
This patch also enables FSL ELBC driver so that we could access
the NAND storage in the u-boot.
The NAND support costs about 45KB, so the u-boot no longer fits
into two 128KB NOR flash sectors, thus we also have to adjust
environment location: add another 128KB to the monitor length.
Signed-off-by: Anton Vorontsov <avorontsov@ru.mvista.com>
It is due to hardware design and logic defect, that is the
I/O[0:7] of NAND chip is connected to LAD[7:0], so when
the NAND chip connected to nLCS3, you have to set up the
OR3[BCTLD] = '1' for normal operation, otherwise it will have
bus contention due to the pin 48/25 of U60 is enabled.
Setup the OR3[BCTLD] = '1' , that meaning the LBCTL is not
asserted upon access to the NAND chip, keep the default state.
Acked-by: Dave Liu <daveliu@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
2008-10-08 16:52:54 +00:00
|
|
|
#define CONFIG_CMD_NAND 1
|
|
|
|
#define CONFIG_MTD_NAND_VERIFY_WRITE 1
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_NAND_FSL_ELBC 1
|
mpc83xx: add ELBC NAND support for the MPC837XEMDS boards
Though NAND chip is replaceable on the MPC837XE-MDS boards, the
current settings don't work with the default chip on the board.
Nevertheless Freescale's U-Boot sets the option register correctly,
so I just dumped the register from the working u-boot. My guess is
that the old settings were applicable for some pilot boards, not
found in the production.
This patch also enables FSL ELBC driver so that we could access
the NAND storage in the u-boot.
The NAND support costs about 45KB, so the u-boot no longer fits
into two 128KB NOR flash sectors, thus we also have to adjust
environment location: add another 128KB to the monitor length.
Signed-off-by: Anton Vorontsov <avorontsov@ru.mvista.com>
It is due to hardware design and logic defect, that is the
I/O[0:7] of NAND chip is connected to LAD[7:0], so when
the NAND chip connected to nLCS3, you have to set up the
OR3[BCTLD] = '1' for normal operation, otherwise it will have
bus contention due to the pin 48/25 of U60 is enabled.
Setup the OR3[BCTLD] = '1' , that meaning the LBCTL is not
asserted upon access to the NAND chip, keep the default state.
Acked-by: Dave Liu <daveliu@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
2008-10-08 16:52:54 +00:00
|
|
|
|
2011-10-12 04:57:30 +00:00
|
|
|
#define CONFIG_SYS_NAND_BASE 0xE0600000
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
|
2011-10-12 04:57:30 +00:00
|
|
|
| BR_DECC_CHK_GEN /* Use HW ECC */ \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BR_PS_8 /* 8 bit port */ \
|
2007-09-18 04:37:57 +00:00
|
|
|
| BR_MS_FCM /* MSEL = FCM */ \
|
2011-10-12 04:57:30 +00:00
|
|
|
| BR_V) /* valid */
|
|
|
|
#define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
|
mpc83xx: add ELBC NAND support for the MPC837XEMDS boards
Though NAND chip is replaceable on the MPC837XE-MDS boards, the
current settings don't work with the default chip on the board.
Nevertheless Freescale's U-Boot sets the option register correctly,
so I just dumped the register from the working u-boot. My guess is
that the old settings were applicable for some pilot boards, not
found in the production.
This patch also enables FSL ELBC driver so that we could access
the NAND storage in the u-boot.
The NAND support costs about 45KB, so the u-boot no longer fits
into two 128KB NOR flash sectors, thus we also have to adjust
environment location: add another 128KB to the monitor length.
Signed-off-by: Anton Vorontsov <avorontsov@ru.mvista.com>
It is due to hardware design and logic defect, that is the
I/O[0:7] of NAND chip is connected to LAD[7:0], so when
the NAND chip connected to nLCS3, you have to set up the
OR3[BCTLD] = '1' for normal operation, otherwise it will have
bus contention due to the pin 48/25 of U60 is enabled.
Setup the OR3[BCTLD] = '1' , that meaning the LBCTL is not
asserted upon access to the NAND chip, keep the default state.
Acked-by: Dave Liu <daveliu@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
2008-10-08 16:52:54 +00:00
|
|
|
| OR_FCM_BCTLD \
|
2007-09-18 04:37:57 +00:00
|
|
|
| OR_FCM_CST \
|
|
|
|
| OR_FCM_CHT \
|
|
|
|
| OR_FCM_SCY_1 \
|
mpc83xx: add ELBC NAND support for the MPC837XEMDS boards
Though NAND chip is replaceable on the MPC837XE-MDS boards, the
current settings don't work with the default chip on the board.
Nevertheless Freescale's U-Boot sets the option register correctly,
so I just dumped the register from the working u-boot. My guess is
that the old settings were applicable for some pilot boards, not
found in the production.
This patch also enables FSL ELBC driver so that we could access
the NAND storage in the u-boot.
The NAND support costs about 45KB, so the u-boot no longer fits
into two 128KB NOR flash sectors, thus we also have to adjust
environment location: add another 128KB to the monitor length.
Signed-off-by: Anton Vorontsov <avorontsov@ru.mvista.com>
It is due to hardware design and logic defect, that is the
I/O[0:7] of NAND chip is connected to LAD[7:0], so when
the NAND chip connected to nLCS3, you have to set up the
OR3[BCTLD] = '1' for normal operation, otherwise it will have
bus contention due to the pin 48/25 of U60 is enabled.
Setup the OR3[BCTLD] = '1' , that meaning the LBCTL is not
asserted upon access to the NAND chip, keep the default state.
Acked-by: Dave Liu <daveliu@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
2008-10-08 16:52:54 +00:00
|
|
|
| OR_FCM_RST \
|
2007-09-18 04:37:57 +00:00
|
|
|
| OR_FCM_TRLX \
|
2011-10-12 04:57:18 +00:00
|
|
|
| OR_FCM_EHTR)
|
mpc83xx: add ELBC NAND support for the MPC837XEMDS boards
Though NAND chip is replaceable on the MPC837XE-MDS boards, the
current settings don't work with the default chip on the board.
Nevertheless Freescale's U-Boot sets the option register correctly,
so I just dumped the register from the working u-boot. My guess is
that the old settings were applicable for some pilot boards, not
found in the production.
This patch also enables FSL ELBC driver so that we could access
the NAND storage in the u-boot.
The NAND support costs about 45KB, so the u-boot no longer fits
into two 128KB NOR flash sectors, thus we also have to adjust
environment location: add another 128KB to the monitor length.
Signed-off-by: Anton Vorontsov <avorontsov@ru.mvista.com>
It is due to hardware design and logic defect, that is the
I/O[0:7] of NAND chip is connected to LAD[7:0], so when
the NAND chip connected to nLCS3, you have to set up the
OR3[BCTLD] = '1' for normal operation, otherwise it will have
bus contention due to the pin 48/25 of U60 is enabled.
Setup the OR3[BCTLD] = '1' , that meaning the LBCTL is not
asserted upon access to the NAND chip, keep the default state.
Acked-by: Dave Liu <daveliu@freescale.com>
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
2008-10-08 16:52:54 +00:00
|
|
|
/* 0xFFFF919E */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
|
2011-10-12 04:57:30 +00:00
|
|
|
#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Serial Port
|
|
|
|
*/
|
|
|
|
#define CONFIG_CONS_INDEX 1
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NS16550
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
|
|
|
#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE \
|
2011-10-12 04:57:18 +00:00
|
|
|
{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
|
|
|
|
#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* Use the HUSH parser */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_HUSH_PARSER
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* Pass open firmware flat tree */
|
|
|
|
#define CONFIG_OF_LIBFDT 1
|
|
|
|
#define CONFIG_OF_BOARD_SETUP 1
|
2007-12-20 20:09:22 +00:00
|
|
|
#define CONFIG_OF_STDOUT_VIA_ALIAS 1
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* I2C */
|
|
|
|
#define CONFIG_HARD_I2C /* I2C with hardware support */
|
|
|
|
#undef CONFIG_SOFT_I2C /* I2C bit-banged */
|
|
|
|
#define CONFIG_FSL_I2C
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
|
|
|
|
#define CONFIG_SYS_I2C_SLAVE 0x7F
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_I2C_OFFSET 0x3000
|
|
|
|
#define CONFIG_SYS_I2C2_OFFSET 0x3100
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Config on-board RTC
|
|
|
|
*/
|
|
|
|
#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* General PCI
|
|
|
|
* Addresses are mapped 1-1.
|
|
|
|
*/
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
|
|
|
|
#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
|
|
|
|
#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
|
|
|
|
#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
|
|
|
|
#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
|
|
|
|
#define CONFIG_SYS_PCI_IO_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
|
|
|
|
#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
|
|
|
|
#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
|
|
|
|
#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2009-01-08 01:26:19 +00:00
|
|
|
#define CONFIG_SYS_PCIE1_BASE 0xA0000000
|
|
|
|
#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
|
|
|
|
#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_PCIE2_BASE 0xC0000000
|
|
|
|
#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
|
|
|
|
#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
|
|
|
|
#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
|
|
|
|
#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
|
|
|
|
#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
|
|
|
|
#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
|
|
|
|
#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
|
|
|
|
|
2007-09-18 04:37:57 +00:00
|
|
|
#ifdef CONFIG_PCI
|
2008-10-02 15:17:33 +00:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
extern int board_pci_host_broken(void);
|
|
|
|
#endif
|
2009-07-23 19:09:38 +00:00
|
|
|
#define CONFIG_PCIE
|
2007-09-18 04:37:57 +00:00
|
|
|
#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
|
|
|
|
|
2008-10-14 18:58:53 +00:00
|
|
|
#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
|
|
|
|
|
2007-09-18 04:37:57 +00:00
|
|
|
#define CONFIG_PCI_PNP /* do pci plug-and-play */
|
|
|
|
|
|
|
|
#undef CONFIG_EEPRO100
|
|
|
|
#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
|
2007-09-18 04:37:57 +00:00
|
|
|
#endif /* CONFIG_PCI */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* TSEC
|
|
|
|
*/
|
|
|
|
#define CONFIG_TSEC_ENET /* TSEC ethernet support */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_TSEC1_OFFSET 0x24000
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_TSEC2_OFFSET 0x25000
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TSEC ethernet configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_MII 1 /* MII PHY management */
|
|
|
|
#define CONFIG_TSEC1 1
|
|
|
|
#define CONFIG_TSEC1_NAME "eTSEC0"
|
|
|
|
#define CONFIG_TSEC2 1
|
|
|
|
#define CONFIG_TSEC2_NAME "eTSEC1"
|
|
|
|
#define TSEC1_PHY_ADDR 2
|
|
|
|
#define TSEC2_PHY_ADDR 3
|
2008-10-02 14:32:25 +00:00
|
|
|
#define TSEC1_PHY_ADDR_SGMII 8
|
|
|
|
#define TSEC2_PHY_ADDR_SGMII 4
|
2007-09-18 04:37:57 +00:00
|
|
|
#define TSEC1_PHYIDX 0
|
|
|
|
#define TSEC2_PHYIDX 0
|
|
|
|
#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
|
|
|
|
#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
|
|
|
|
|
|
|
|
/* Options are: TSEC[0-1] */
|
|
|
|
#define CONFIG_ETHPRIME "eTSEC1"
|
|
|
|
|
2008-03-26 14:56:36 +00:00
|
|
|
/* SERDES */
|
|
|
|
#define CONFIG_FSL_SERDES
|
|
|
|
#define CONFIG_FSL_SERDES1 0xe3000
|
|
|
|
#define CONFIG_FSL_SERDES2 0xe3100
|
|
|
|
|
2008-03-26 14:57:19 +00:00
|
|
|
/*
|
|
|
|
* SATA
|
|
|
|
*/
|
|
|
|
#define CONFIG_LIBATA
|
|
|
|
#define CONFIG_FSL_SATA
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SATA_MAX_DEVICE 2
|
2008-03-26 14:57:19 +00:00
|
|
|
#define CONFIG_SATA1
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SATA1_OFFSET 0x18000
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
|
|
|
|
#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
|
2008-03-26 14:57:19 +00:00
|
|
|
#define CONFIG_SATA2
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SATA2_OFFSET 0x19000
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
|
|
|
|
#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
|
2008-03-26 14:57:19 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_SATA
|
|
|
|
#define CONFIG_LBA48
|
|
|
|
#define CONFIG_CMD_SATA
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
#define CONFIG_CMD_EXT2
|
|
|
|
#endif
|
|
|
|
|
2007-09-18 04:37:57 +00:00
|
|
|
/*
|
|
|
|
* Environment
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifndef CONFIG_SYS_RAMBOOT
|
2008-09-10 20:48:04 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_FLASH 1
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_ENV_ADDR \
|
|
|
|
(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
2007-09-18 04:37:57 +00:00
|
|
|
#else
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
|
2008-09-10 20:48:00 +00:00
|
|
|
#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
2007-09-18 04:37:57 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
#define CONFIG_BOOTP_BOOTPATH
|
|
|
|
#define CONFIG_BOOTP_GATEWAY
|
|
|
|
#define CONFIG_BOOTP_HOSTNAME
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Command line configuration.
|
|
|
|
*/
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
#define CONFIG_CMD_PING
|
|
|
|
#define CONFIG_CMD_I2C
|
|
|
|
#define CONFIG_CMD_MII
|
|
|
|
#define CONFIG_CMD_DATE
|
|
|
|
|
|
|
|
#if defined(CONFIG_PCI)
|
|
|
|
#define CONFIG_CMD_PCI
|
|
|
|
#endif
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if defined(CONFIG_SYS_RAMBOOT)
|
2009-01-29 00:08:14 +00:00
|
|
|
#undef CONFIG_CMD_SAVEENV
|
2007-09-18 04:37:57 +00:00
|
|
|
#undef CONFIG_CMD_LOADS
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
|
2010-04-15 22:36:05 +00:00
|
|
|
#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#undef CONFIG_WATCHDOG /* watchdog disabled */
|
|
|
|
|
2008-10-30 21:50:14 +00:00
|
|
|
#define CONFIG_MMC 1
|
|
|
|
|
|
|
|
#ifdef CONFIG_MMC
|
|
|
|
#define CONFIG_FSL_ESDHC
|
2011-01-04 09:23:05 +00:00
|
|
|
#define CONFIG_FSL_ESDHC_PIN_MUX
|
2008-10-30 21:50:14 +00:00
|
|
|
#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
|
|
|
|
#define CONFIG_CMD_MMC
|
|
|
|
#define CONFIG_GENERIC_MMC
|
|
|
|
#define CONFIG_CMD_EXT2
|
|
|
|
#define CONFIG_CMD_FAT
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
#endif
|
|
|
|
|
2007-09-18 04:37:57 +00:00
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
|
|
|
|
#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_CMD_KGDB)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
|
2007-09-18 04:37:57 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
2007-09-18 04:37:57 +00:00
|
|
|
#endif
|
|
|
|
|
2011-10-12 04:57:18 +00:00
|
|
|
/* Print Buffer Size */
|
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
|
/* Boot Argument Buffer Size */
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
|
|
|
|
#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
2010-09-10 22:42:32 +00:00
|
|
|
* have to be in the first 256 MB of memory, since this is
|
2007-09-18 04:37:57 +00:00
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Core HID Setup
|
|
|
|
*/
|
mpc83xx: turn on icache in core initialization to improve u-boot boot time
before, MPC8349ITX boots u-boot in 4.3sec:
column1 is elapsed time since first message
column2 is elapsed time since previous message
column3 is the message
0.000 0.000: U-Boot 2010.03-00126-gfd4e49c (Apr 11 2010 - 17:25:29) MPC83XX
0.000 0.000:
0.000 0.000: Reset Status:
0.000 0.000:
0.032 0.032: CPU: e300c1, MPC8349E, Rev: 1.1 at 533.333 MHz, CSB: 266.667 MHz
0.032 0.000: Board: Freescale MPC8349E-mITX
0.032 0.000: UPMA: Configured for compact flash
0.032 0.000: I2C: ready
0.061 0.028: DRAM: 256 MB (DDR1, 64-bit, ECC off, 266.667 MHz)
1.516 1.456: FLASH: 16 MB
2.641 1.125: PCI: Bus Dev VenId DevId Class Int
2.652 0.011: 00 10 1095 3114 0180 00
2.652 0.000: PCI: Bus Dev VenId DevId Class Int
2.652 0.000: In: serial
2.652 0.000: Out: serial
2.652 0.000: Err: serial
2.682 0.030: Board revision: 1.0 (PCF8475A)
3.080 0.398: Net: TSEC1: No support for PHY id ffffffff; assuming generic
3.080 0.000: TSEC0, TSEC1
4.300 1.219: IDE: Bus 0: .** Timeout **
after, MPC8349ITX boots u-boot in 3.0sec:
0.010 0.010: U-Boot 2010.03-00127-g4b468cc-dirty (Apr 11 2010 - 17:47:29) MPC83XX
0.010 0.000:
0.010 0.000: Reset Status:
0.010 0.000:
0.017 0.007: CPU: e300c1, MPC8349E, Rev: 1.1 at 533.333 MHz, CSB: 266.667 MHz
0.017 0.000: Board: Freescale MPC8349E-mITX
0.038 0.020: UPMA: Configured for compact flash
0.038 0.000: I2C: ready
0.038 0.000: DRAM: 256 MB (DDR1, 64-bit, ECC off, 266.667 MHz)
0.260 0.222: FLASH: 16 MB
1.390 1.130: PCI: Bus Dev VenId DevId Class Int
1.390 0.000: 00 10 1095 3114 0180 00
1.390 0.000: PCI: Bus Dev VenId DevId Class Int
1.400 0.010: In: serial
1.400 0.000: Out: serial
1.400 0.000: Err: serial
1.400 0.000: Board revision: 1.0 (PCF8475A)
1.832 0.432: Net: TSEC1: No support for PHY id ffffffff; assuming generic
1.832 0.000: TSEC0, TSEC1
3.038 1.205: IDE: Bus 0: .** Timeout **
also tested on these boards (albeit with a less accurate
boottime measurement method):
seconds: before after
8349MDS ~2.6 ~2.2
8360MDS ~2.8 ~2.6
8313RDB ~2.5 ~2.3 #nand boot
837xRDB ~3.1 ~2.3
also tested on an 8323ERDB.
v2: also remove the delayed icache enablement assumption in arch ppc's
board.c, and add a CONFIG_MPC83xx define in the ITX config file for
consistency (even though it was already being defined in 83xx'
config.mk).
Signed-off-by: Kim Phillips <kim.phillips@freescale.com>
2010-04-21 00:37:54 +00:00
|
|
|
#define CONFIG_SYS_HID0_INIT 0x000000000
|
|
|
|
#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
|
|
|
|
HID0_ENABLE_INSTRUCTION_CACHE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_HID2 HID2_HBE
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* MMU Setup
|
|
|
|
*/
|
2008-05-09 00:02:12 +00:00
|
|
|
#define CONFIG_HIGH_BATS 1 /* High BATs supported */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* DDR: cache cacheable */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
|
|
|
|
#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_MEMCOHERENCE)
|
|
|
|
#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
|
|
|
|
| BATU_BL_256M \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
|
|
|
|
#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
|
2007-09-18 04:37:57 +00:00
|
|
|
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_MEMCOHERENCE)
|
|
|
|
#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
|
|
|
|
| BATU_BL_256M \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
|
|
|
|
#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_CACHEINHIBIT \
|
|
|
|
| BATL_GUARDEDSTORAGE)
|
|
|
|
#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
|
|
|
|
| BATU_BL_8M \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
|
|
|
|
#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* BCSR: cache-inhibit and guarded */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_CACHEINHIBIT \
|
|
|
|
| BATL_GUARDEDSTORAGE)
|
|
|
|
#define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
|
|
|
|
| BATU_BL_128K \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
|
|
|
|
#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* FLASH: icache cacheable, but dcache-inhibit and guarded */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_MEMCOHERENCE)
|
|
|
|
#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
|
|
|
|
| BATU_BL_32M \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
|
|
|
#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_CACHEINHIBIT \
|
|
|
|
| BATL_GUARDEDSTORAGE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
/* Stack in dcache: cacheable, no memory coherence */
|
2011-10-12 04:57:28 +00:00
|
|
|
#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
|
|
|
|
| BATU_BL_128K \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
|
|
|
|
#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
/* PCI MEM space: cacheable */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_MEMCOHERENCE)
|
|
|
|
#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
|
|
|
|
| BATU_BL_256M \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
|
|
|
|
#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
|
2007-09-18 04:37:57 +00:00
|
|
|
/* PCI MMIO space: cache-inhibit and guarded */
|
2011-10-12 04:57:18 +00:00
|
|
|
#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
|
2011-10-12 04:57:28 +00:00
|
|
|
| BATL_PP_RW \
|
2011-10-12 04:57:18 +00:00
|
|
|
| BATL_CACHEINHIBIT \
|
|
|
|
| BATL_GUARDEDSTORAGE)
|
|
|
|
#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
|
|
|
|
| BATU_BL_256M \
|
|
|
|
| BATU_VS \
|
|
|
|
| BATU_VP)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
|
|
|
|
#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
|
2007-09-18 04:37:57 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_IBAT6L (0)
|
|
|
|
#define CONFIG_SYS_IBAT6U (0)
|
|
|
|
#define CONFIG_SYS_IBAT7L (0)
|
|
|
|
#define CONFIG_SYS_IBAT7U (0)
|
|
|
|
#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
|
|
|
|
#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
|
|
|
|
#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
|
|
|
|
#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
|
2007-09-18 04:37:57 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_CMD_KGDB)
|
|
|
|
#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
|
|
|
|
#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Environment Configuration
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
|
|
|
#if defined(CONFIG_TSEC_ENET)
|
|
|
|
#define CONFIG_HAS_ETH0
|
|
|
|
#define CONFIG_HAS_ETH1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
|
|
|
|
2009-08-21 21:34:38 +00:00
|
|
|
#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
|
|
|
|
#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2011-10-12 04:57:18 +00:00
|
|
|
"netdev=eth0\0" \
|
|
|
|
"consoledev=ttyS0\0" \
|
|
|
|
"ramdiskaddr=1000000\0" \
|
|
|
|
"ramdiskfile=ramfs.83xx\0" \
|
|
|
|
"fdtaddr=780000\0" \
|
|
|
|
"fdtfile=mpc8379_mds.dtb\0" \
|
|
|
|
""
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#define CONFIG_NFSBOOTCOMMAND \
|
2011-10-12 04:57:18 +00:00
|
|
|
"setenv bootargs root=/dev/nfs rw " \
|
|
|
|
"nfsroot=$serverip:$rootpath " \
|
|
|
|
"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
|
|
|
|
"$netdev:off " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"tftp $loadaddr $bootfile;" \
|
|
|
|
"tftp $fdtaddr $fdtfile;" \
|
|
|
|
"bootm $loadaddr - $fdtaddr"
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
#define CONFIG_RAMBOOTCOMMAND \
|
2011-10-12 04:57:18 +00:00
|
|
|
"setenv bootargs root=/dev/ram rw " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"tftp $ramdiskaddr $ramdiskfile;" \
|
|
|
|
"tftp $loadaddr $bootfile;" \
|
|
|
|
"tftp $fdtaddr $fdtfile;" \
|
|
|
|
"bootm $loadaddr $ramdiskaddr $fdtaddr"
|
2007-09-18 04:37:57 +00:00
|
|
|
|
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|