2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2015-11-17 06:20:27 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2015 Rockchip Electronics Co., Ltd
|
|
|
|
*/
|
|
|
|
#ifndef __CONFIG_RK3036_COMMON_H
|
|
|
|
#define __CONFIG_RK3036_COMMON_H
|
|
|
|
|
2019-03-28 03:01:23 +00:00
|
|
|
#include <asm/arch-rockchip/hardware.h>
|
2016-10-08 05:47:41 +00:00
|
|
|
#include "rockchip-common.h"
|
2015-11-17 06:20:27 +00:00
|
|
|
|
2019-07-09 14:00:25 +00:00
|
|
|
#define CONFIG_SYS_HZ_CLOCK 24000000
|
2015-11-17 06:20:27 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR 0x60100000
|
|
|
|
#define CONFIG_SPL_STACK 0x10081fff
|
|
|
|
|
|
|
|
#define CONFIG_ROCKCHIP_MAX_INIT_SIZE (4 << 10)
|
|
|
|
#define CONFIG_ROCKCHIP_CHIP_TAG "RK30"
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x60000000
|
|
|
|
#define SDRAM_BANK_SIZE (512UL << 20UL)
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SDRAM_MAX_SIZE (CONFIG_NR_DRAM_BANKS * SDRAM_BANK_SIZE)
|
2015-11-17 06:20:27 +00:00
|
|
|
|
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2016-07-28 03:42:34 +00:00
|
|
|
|
2015-11-17 06:20:27 +00:00
|
|
|
#define ENV_MEM_LAYOUT_SETTINGS \
|
|
|
|
"scriptaddr=0x60000000\0" \
|
|
|
|
"pxefile_addr_r=0x60100000\0" \
|
|
|
|
"fdt_addr_r=0x61f00000\0" \
|
|
|
|
"kernel_addr_r=0x62000000\0" \
|
|
|
|
"ramdisk_addr_r=0x64000000\0"
|
|
|
|
|
|
|
|
#include <config_distro_bootcmd.h>
|
|
|
|
|
|
|
|
/* Linux fails to load the fdt if it's loaded above 512M on a evb-rk3036 board,
|
|
|
|
* so limit the fdt reallocation to that */
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2018-05-25 21:45:05 +00:00
|
|
|
"fdt_file=" CONFIG_DEFAULT_FDT_FILE "\0" \
|
2015-11-17 06:20:27 +00:00
|
|
|
"fdt_high=0x7fffffff\0" \
|
2016-09-19 10:46:25 +00:00
|
|
|
"partitions=" PARTS_DEFAULT \
|
2015-11-17 06:20:27 +00:00
|
|
|
ENV_MEM_LAYOUT_SETTINGS \
|
|
|
|
BOOTENV
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif
|