2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2017-06-23 08:11:05 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2017 Rockchip Electronics Co., Ltd.
|
|
|
|
*/
|
|
|
|
|
2019-11-15 03:04:33 +00:00
|
|
|
#ifndef _ASM_ARCH_SDRAM_H
|
|
|
|
#define _ASM_ARCH_SDRAM_H
|
2019-07-15 18:21:07 +00:00
|
|
|
|
2019-07-15 18:21:08 +00:00
|
|
|
enum {
|
2019-07-15 18:21:09 +00:00
|
|
|
DDR4 = 0,
|
2023-02-07 17:27:10 +00:00
|
|
|
DDR3 = 3,
|
|
|
|
LPDDR2 = 5,
|
|
|
|
LPDDR3 = 6,
|
|
|
|
LPDDR4 = 7,
|
|
|
|
LPDDR4X = 8,
|
|
|
|
LPDDR5 = 9,
|
|
|
|
DDR5 = 10,
|
2019-07-15 18:21:08 +00:00
|
|
|
UNUSED = 0xFF
|
|
|
|
};
|
|
|
|
|
2017-06-23 08:11:05 +00:00
|
|
|
/*
|
2019-11-15 03:04:35 +00:00
|
|
|
* sys_reg2 bitfield struct
|
2017-06-23 08:11:05 +00:00
|
|
|
* [31] row_3_4_ch1
|
|
|
|
* [30] row_3_4_ch0
|
|
|
|
* [29:28] chinfo
|
|
|
|
* [27] rank_ch1
|
2023-02-07 17:27:10 +00:00
|
|
|
* [26:25] cs0_col_ch1
|
2017-06-23 08:11:05 +00:00
|
|
|
* [24] bk_ch1
|
2019-11-15 03:04:35 +00:00
|
|
|
* [23:22] low bits of cs0_row_ch1
|
|
|
|
* [21:20] low bits of cs1_row_ch1
|
2017-06-23 08:11:05 +00:00
|
|
|
* [19:18] bw_ch1
|
2023-02-07 17:27:10 +00:00
|
|
|
* [17:16] dbw_ch1
|
|
|
|
* [15:13] low bits of ddrtype
|
2017-06-23 08:11:05 +00:00
|
|
|
* [12] channelnum
|
2023-02-07 17:27:10 +00:00
|
|
|
* [11] low bit of rank_ch0
|
|
|
|
* [10:9] cs0_col_ch0
|
2017-06-23 08:11:05 +00:00
|
|
|
* [8] bk_ch0
|
2019-11-15 03:04:35 +00:00
|
|
|
* [7:6] low bits of cs0_row_ch0
|
|
|
|
* [5:4] low bits of cs1_row_ch0
|
2017-06-23 08:11:05 +00:00
|
|
|
* [3:2] bw_ch0
|
|
|
|
* [1:0] dbw_ch0
|
2019-11-15 03:04:35 +00:00
|
|
|
*/
|
2017-06-23 08:11:05 +00:00
|
|
|
#define SYS_REG_DDRTYPE_SHIFT 13
|
|
|
|
#define SYS_REG_DDRTYPE_MASK 7
|
|
|
|
#define SYS_REG_NUM_CH_SHIFT 12
|
|
|
|
#define SYS_REG_NUM_CH_MASK 1
|
|
|
|
#define SYS_REG_ROW_3_4_SHIFT(ch) (30 + (ch))
|
|
|
|
#define SYS_REG_ROW_3_4_MASK 1
|
|
|
|
#define SYS_REG_CHINFO_SHIFT(ch) (28 + (ch))
|
|
|
|
#define SYS_REG_RANK_SHIFT(ch) (11 + (ch) * 16)
|
|
|
|
#define SYS_REG_RANK_MASK 1
|
|
|
|
#define SYS_REG_COL_SHIFT(ch) (9 + (ch) * 16)
|
|
|
|
#define SYS_REG_COL_MASK 3
|
|
|
|
#define SYS_REG_BK_SHIFT(ch) (8 + (ch) * 16)
|
|
|
|
#define SYS_REG_BK_MASK 1
|
|
|
|
#define SYS_REG_CS0_ROW_SHIFT(ch) (6 + (ch) * 16)
|
|
|
|
#define SYS_REG_CS0_ROW_MASK 3
|
|
|
|
#define SYS_REG_CS1_ROW_SHIFT(ch) (4 + (ch) * 16)
|
|
|
|
#define SYS_REG_CS1_ROW_MASK 3
|
|
|
|
#define SYS_REG_BW_SHIFT(ch) (2 + (ch) * 16)
|
|
|
|
#define SYS_REG_BW_MASK 3
|
|
|
|
#define SYS_REG_DBW_SHIFT(ch) ((ch) * 16)
|
|
|
|
#define SYS_REG_DBW_MASK 3
|
2019-07-16 11:57:01 +00:00
|
|
|
|
2019-11-15 03:04:35 +00:00
|
|
|
/*
|
|
|
|
* sys_reg3 bitfield struct
|
2023-02-07 17:27:10 +00:00
|
|
|
* [31:28] version
|
|
|
|
* [16] cs3_delta_row
|
|
|
|
* [15] cs2_delta_row
|
|
|
|
* [14] high bit of rank_ch0
|
|
|
|
* [13:12] high bits of ddrtype
|
2019-11-15 03:04:35 +00:00
|
|
|
* [7] high bit of cs0_row_ch1
|
|
|
|
* [6] high bit of cs1_row_ch1
|
|
|
|
* [5] high bit of cs0_row_ch0
|
|
|
|
* [4] high bit of cs1_row_ch0
|
|
|
|
* [3:2] cs1_col_ch1
|
|
|
|
* [1:0] cs1_col_ch0
|
|
|
|
*/
|
|
|
|
#define SYS_REG_VERSION_SHIFT 28
|
|
|
|
#define SYS_REG_VERSION_MASK 0xf
|
2023-02-07 17:27:10 +00:00
|
|
|
#define SYS_REG_EXTEND_DDRTYPE_SHIFT 12
|
|
|
|
#define SYS_REG_EXTEND_DDRTYPE_MASK 3
|
2019-11-15 03:04:35 +00:00
|
|
|
#define SYS_REG_EXTEND_CS0_ROW_SHIFT(ch) (5 + (ch) * 2)
|
|
|
|
#define SYS_REG_EXTEND_CS0_ROW_MASK 1
|
|
|
|
#define SYS_REG_EXTEND_CS1_ROW_SHIFT(ch) (4 + (ch) * 2)
|
|
|
|
#define SYS_REG_EXTEND_CS1_ROW_MASK 1
|
|
|
|
#define SYS_REG_CS1_COL_SHIFT(ch) (0 + (ch) * 2)
|
|
|
|
#define SYS_REG_CS1_COL_MASK 3
|
2019-07-16 11:57:01 +00:00
|
|
|
|
2017-06-23 08:11:05 +00:00
|
|
|
/* Get sdram size decode from reg */
|
|
|
|
size_t rockchip_sdram_size(phys_addr_t reg);
|
|
|
|
|
|
|
|
/* Called by U-Boot board_init_r for Rockchip SoCs */
|
|
|
|
int dram_init(void);
|
2019-07-15 18:28:48 +00:00
|
|
|
|
2017-06-23 08:11:05 +00:00
|
|
|
#endif
|