2018-05-06 17:58:06 -04:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2014-03-05 15:04:48 +08:00
|
|
|
/*
|
|
|
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
2021-04-13 19:47:57 +03:00
|
|
|
* Copyright 2021 NXP
|
2014-03-05 15:04:48 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CORENET_DS_H__
|
|
|
|
#define __CORENET_DS_H__
|
|
|
|
|
2021-08-10 11:20:10 +05:30
|
|
|
#define CORTINA_FW_ADDR_IFCNOR 0xefe00000
|
|
|
|
#define CORTINA_FW_ADDR_IFCNOR_ALTBANK 0xebe00000
|
|
|
|
|
2014-03-05 15:04:48 +08:00
|
|
|
void fdt_fixup_board_enet(void *blob);
|
2020-06-26 15:13:33 +09:00
|
|
|
void pci_of_setup(void *blob, struct bd_info *bd);
|
2021-04-13 19:47:57 +03:00
|
|
|
void fdt_fixup_board_fman_ethernet(void *blob);
|
2021-06-16 17:47:31 +05:30
|
|
|
void fdt_fixup_board_phy(void *blob);
|
2014-03-05 15:04:48 +08:00
|
|
|
|
|
|
|
#endif
|