2014-07-30 05:08:14 +00:00
|
|
|
CONFIG_PPC=y
|
2018-02-03 17:10:38 +00:00
|
|
|
CONFIG_SYS_TEXT_BASE=0x80000000
|
2019-01-21 08:17:53 +00:00
|
|
|
CONFIG_SYS_CLK_FREQ=66666000
|
2014-07-30 05:08:14 +00:00
|
|
|
CONFIG_MPC83xx=y
|
2019-01-21 08:17:56 +00:00
|
|
|
CONFIG_HIGH_BATS=y
|
2014-07-30 05:08:14 +00:00
|
|
|
CONFIG_TARGET_TQM834X=y
|
2019-01-21 08:17:54 +00:00
|
|
|
CONFIG_DDR_MC_CLOCK_MODE_1_1=y
|
|
|
|
CONFIG_SYSTEM_PLL_FACTOR_4_1=y
|
|
|
|
CONFIG_CORE_PLL_RATIO_2_1=y
|
|
|
|
CONFIG_PCI_HOST_MODE_ENABLE=y
|
|
|
|
CONFIG_PCI_INT_ARBITER1_ENABLE=y
|
|
|
|
CONFIG_BOOT_MEMORY_SPACE_LOW=y
|
|
|
|
CONFIG_BOOT_ROM_INTERFACE_GPCM_16BIT=y
|
|
|
|
CONFIG_TSEC1_MODE_GMII=y
|
|
|
|
CONFIG_TSEC2_MODE_GMII=y
|
2019-01-21 08:17:57 +00:00
|
|
|
CONFIG_BAT0=y
|
|
|
|
CONFIG_BAT0_NAME="SDRAM_LOWER"
|
|
|
|
CONFIG_BAT0_BASE=0x00000000
|
|
|
|
CONFIG_BAT0_LENGTH_256_MBYTES=y
|
|
|
|
CONFIG_BAT0_ACCESS_RW=y
|
|
|
|
CONFIG_BAT0_ICACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT0_DCACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT0_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT0_SUPERVISOR_MODE_VALID=y
|
|
|
|
CONFIG_BAT1=y
|
|
|
|
CONFIG_BAT1_NAME="SDRAM_UPPER"
|
|
|
|
CONFIG_BAT1_BASE=0x10000000
|
|
|
|
CONFIG_BAT1_LENGTH_256_MBYTES=y
|
|
|
|
CONFIG_BAT1_ACCESS_RW=y
|
|
|
|
CONFIG_BAT1_ICACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT1_DCACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT1_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT1_SUPERVISOR_MODE_VALID=y
|
|
|
|
CONFIG_BAT2=y
|
|
|
|
CONFIG_BAT2_NAME="STACK_IN_DCACHE"
|
|
|
|
CONFIG_BAT2_BASE=0x20000000
|
|
|
|
CONFIG_BAT2_ACCESS_RW=y
|
|
|
|
CONFIG_BAT2_ICACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT2_DCACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT2_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT2_SUPERVISOR_MODE_VALID=y
|
|
|
|
CONFIG_BAT3=y
|
|
|
|
CONFIG_BAT3_NAME="PCI_MEM_BASE"
|
|
|
|
CONFIG_BAT3_BASE=0x90000000
|
|
|
|
CONFIG_BAT3_LENGTH_256_MBYTES=y
|
|
|
|
CONFIG_BAT3_ACCESS_RW=y
|
|
|
|
CONFIG_BAT3_ICACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT3_DCACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT3_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT3_SUPERVISOR_MODE_VALID=y
|
|
|
|
CONFIG_BAT4=y
|
|
|
|
CONFIG_BAT4_NAME="PCI_MMIO"
|
|
|
|
CONFIG_BAT4_BASE=0xA0000000
|
|
|
|
CONFIG_BAT4_LENGTH_256_MBYTES=y
|
|
|
|
CONFIG_BAT4_ACCESS_RW=y
|
|
|
|
CONFIG_BAT4_ICACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT4_ICACHE_GUARDED=y
|
|
|
|
CONFIG_BAT4_DCACHE_MEMORYCOHERENCE=y
|
|
|
|
CONFIG_BAT4_DCACHE_GUARDED=y
|
|
|
|
CONFIG_BAT4_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT4_SUPERVISOR_MODE_VALID=y
|
|
|
|
CONFIG_BAT5=y
|
|
|
|
CONFIG_BAT5_NAME="PCI_IO"
|
|
|
|
CONFIG_BAT5_BASE=0xE2000000
|
|
|
|
CONFIG_BAT5_LENGTH_16_MBYTES=y
|
|
|
|
CONFIG_BAT5_ACCESS_RW=y
|
|
|
|
CONFIG_BAT5_ICACHE_INHIBITED=y
|
|
|
|
CONFIG_BAT5_ICACHE_GUARDED=y
|
|
|
|
CONFIG_BAT5_DCACHE_INHIBITED=y
|
|
|
|
CONFIG_BAT5_DCACHE_GUARDED=y
|
|
|
|
CONFIG_BAT5_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT5_SUPERVISOR_MODE_VALID=y
|
|
|
|
CONFIG_BAT6=y
|
|
|
|
CONFIG_BAT6_NAME="IMMR"
|
|
|
|
CONFIG_BAT6_BASE=0xFF400000
|
|
|
|
CONFIG_BAT6_LENGTH_1_MBYTES=y
|
|
|
|
CONFIG_BAT6_ACCESS_RW=y
|
|
|
|
CONFIG_BAT6_ICACHE_INHIBITED=y
|
|
|
|
CONFIG_BAT6_ICACHE_GUARDED=y
|
|
|
|
CONFIG_BAT6_DCACHE_INHIBITED=y
|
|
|
|
CONFIG_BAT6_DCACHE_GUARDED=y
|
|
|
|
CONFIG_BAT6_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT6_SUPERVISOR_MODE_VALID=y
|
|
|
|
CONFIG_BAT7=y
|
|
|
|
CONFIG_BAT7_NAME="FLASH"
|
|
|
|
CONFIG_BAT7_BASE=0x80000000
|
|
|
|
CONFIG_BAT7_LENGTH_256_MBYTES=y
|
|
|
|
CONFIG_BAT7_ACCESS_RW=y
|
|
|
|
CONFIG_BAT7_ICACHE_INHIBITED=y
|
|
|
|
CONFIG_BAT7_ICACHE_GUARDED=y
|
|
|
|
CONFIG_BAT7_DCACHE_INHIBITED=y
|
|
|
|
CONFIG_BAT7_DCACHE_GUARDED=y
|
|
|
|
CONFIG_BAT7_USER_MODE_VALID=y
|
|
|
|
CONFIG_BAT7_SUPERVISOR_MODE_VALID=y
|
2019-01-21 08:17:58 +00:00
|
|
|
CONFIG_LBLAW0=y
|
|
|
|
CONFIG_LBLAW0_BASE=0x80000000
|
|
|
|
CONFIG_LBLAW0_NAME="FLASH"
|
|
|
|
CONFIG_LBLAW0_LENGTH_1_GBYTES=y
|
|
|
|
CONFIG_LBLAW1=y
|
|
|
|
# CONFIG_LBLAW1_ENABLE is not set
|
|
|
|
CONFIG_LBLAW2=y
|
|
|
|
# CONFIG_LBLAW2_ENABLE is not set
|
|
|
|
CONFIG_LBLAW3=y
|
|
|
|
# CONFIG_LBLAW3_ENABLE is not set
|
2016-02-23 05:55:43 +00:00
|
|
|
CONFIG_OF_BOARD_SETUP=y
|
|
|
|
CONFIG_OF_STDOUT_VIA_ALIAS=y
|
2016-06-07 06:31:14 +00:00
|
|
|
CONFIG_BOOTDELAY=6
|
2018-03-28 12:38:15 +00:00
|
|
|
CONFIG_BOARD_EARLY_INIT_R=y
|
2016-04-22 01:37:19 +00:00
|
|
|
CONFIG_HUSH_PARSER=y
|
2017-10-08 18:48:01 +00:00
|
|
|
CONFIG_CMD_IMLS=y
|
2016-04-24 21:29:26 +00:00
|
|
|
CONFIG_CMD_ASKENV=y
|
2017-05-17 09:25:10 +00:00
|
|
|
CONFIG_CMD_EEPROM=y
|
2016-04-22 20:41:25 +00:00
|
|
|
CONFIG_CMD_I2C=y
|
2017-08-04 22:34:34 +00:00
|
|
|
CONFIG_CMD_PCI=y
|
2015-06-22 21:15:30 +00:00
|
|
|
# CONFIG_CMD_SETEXPR is not set
|
2016-04-22 20:41:25 +00:00
|
|
|
CONFIG_CMD_DHCP=y
|
2016-04-24 21:29:26 +00:00
|
|
|
CONFIG_CMD_MII=y
|
2016-04-22 20:41:25 +00:00
|
|
|
CONFIG_CMD_PING=y
|
|
|
|
CONFIG_CMD_SNTP=y
|
2017-04-29 03:20:28 +00:00
|
|
|
CONFIG_CMD_DATE=y
|
2017-05-17 09:25:37 +00:00
|
|
|
CONFIG_CMD_JFFS2=y
|
2017-07-22 22:36:16 +00:00
|
|
|
CONFIG_CMD_MTDPARTS=y
|
2017-10-22 21:55:07 +00:00
|
|
|
CONFIG_MTDIDS_DEFAULT="nor0=TQM834x-0"
|
|
|
|
CONFIG_MTDPARTS_DEFAULT="mtdparts=TQM834x-0:256k(u-boot),256k(env),1m(kernel),2m(initrd),-(user);"
|
2017-03-13 17:48:42 +00:00
|
|
|
# CONFIG_MMC is not set
|
2017-02-11 13:43:54 +00:00
|
|
|
CONFIG_MTD_NOR_FLASH=y
|
2018-07-08 03:18:22 +00:00
|
|
|
CONFIG_MTD_DEVICE=y
|
2018-10-14 20:10:50 +00:00
|
|
|
CONFIG_FLASH_CFI_DRIVER=y
|
|
|
|
CONFIG_SYS_FLASH_USE_BUFFER_WRITE=y
|
|
|
|
CONFIG_FLASH_CFI_MTD=y
|
|
|
|
CONFIG_SYS_FLASH_CFI=y
|
2018-04-27 12:52:21 +00:00
|
|
|
CONFIG_PHY_MARVELL=y
|
2018-07-21 04:03:57 +00:00
|
|
|
CONFIG_MII=y
|
2018-03-28 12:38:18 +00:00
|
|
|
CONFIG_TSEC_ENET=y
|
2015-11-19 13:48:14 +00:00
|
|
|
CONFIG_SYS_NS16550=y
|
2016-02-23 05:55:42 +00:00
|
|
|
CONFIG_OF_LIBFDT=y
|
2019-01-21 08:18:03 +00:00
|
|
|
CONFIG_ELBC_BR0_OR0=y
|
|
|
|
CONFIG_BR0_OR0_NAME="FLASH"
|
|
|
|
CONFIG_BR0_OR0_BASE=0x80000000
|
|
|
|
CONFIG_BR0_MACHINE_GPCM=y
|
|
|
|
CONFIG_BR0_PORTSIZE_32BIT=y
|
|
|
|
CONFIG_OR0_AM_1_GBYTES=y
|
|
|
|
CONFIG_OR0_ACS_QUARTER_CYCLE_EARLIER=y
|
|
|
|
CONFIG_OR0_CSNT_EARLIER=y
|
|
|
|
CONFIG_OR0_SCY_5=y
|
|
|
|
CONFIG_OR0_TRLX_RELAXED=y
|