2003-10-15 23:53:47 +00:00
|
|
|
/*
|
2007-08-14 06:34:21 +00:00
|
|
|
* Copyright 2004, 2007 Freescale Semiconductor.
|
2003-10-15 23:53:47 +00:00
|
|
|
* Copyright(c) 2003 Motorola Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __MPC85xx_H__
|
|
|
|
#define __MPC85xx_H__
|
|
|
|
|
2008-05-28 14:20:15 +00:00
|
|
|
#include <asm/fsl_lbc.h>
|
|
|
|
|
2007-08-14 06:34:21 +00:00
|
|
|
/* define for common ppc_asm.tmpl */
|
|
|
|
#define EXC_OFF_SYS_RESET 0x100 /* System reset */
|
|
|
|
#define _START_OFFSET 0
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_E500)
|
|
|
|
#include <e500.h>
|
|
|
|
#endif
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
|
|
|
* SCCR - System Clock Control Register, 9-8
|
2003-10-15 23:53:47 +00:00
|
|
|
*/
|
2004-07-09 23:27:13 +00:00
|
|
|
#define SCCR_CLPD 0x00000004 /* CPM Low Power Disable */
|
|
|
|
#define SCCR_DFBRG_MSK 0x00000003 /* Division by BRGCLK Mask */
|
2003-10-15 23:53:47 +00:00
|
|
|
#define SCCR_DFBRG_SHIFT 0
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
#define SCCR_DFBRG00 0x00000000 /* BRGCLK division by 4 */
|
|
|
|
#define SCCR_DFBRG01 0x00000001 /* BRGCLK div by 16 (normal) */
|
|
|
|
#define SCCR_DFBRG10 0x00000002 /* BRGCLK division by 64 */
|
|
|
|
#define SCCR_DFBRG11 0x00000003 /* BRGCLK division by 256 */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
#endif /* __MPC85xx_H__ */
|