2002-11-02 23:30:20 +00:00
|
|
|
/*
|
2003-03-26 06:55:25 +00:00
|
|
|
* linux/include/linux/mtd/nand.h
|
2002-11-02 23:30:20 +00:00
|
|
|
*
|
2011-10-12 07:32:02 +00:00
|
|
|
* Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
|
|
|
|
* Steven J. Hill <sjhill@realitydiluted.com>
|
|
|
|
* Thomas Gleixner <tglx@linutronix.de>
|
2002-11-02 23:30:20 +00:00
|
|
|
*
|
2014-06-24 08:10:04 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2002-11-02 23:30:20 +00:00
|
|
|
*
|
2007-10-31 12:53:06 +00:00
|
|
|
* Info:
|
|
|
|
* Contains standard defines and IDs for NAND flash devices
|
2002-11-02 23:30:20 +00:00
|
|
|
*
|
2007-10-31 12:53:06 +00:00
|
|
|
* Changelog:
|
|
|
|
* See git changelog.
|
2002-11-02 23:30:20 +00:00
|
|
|
*/
|
|
|
|
#ifndef __LINUX_MTD_NAND_H
|
|
|
|
#define __LINUX_MTD_NAND_H
|
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
#include "config.h"
|
|
|
|
|
2012-04-09 13:39:55 +00:00
|
|
|
#include "linux/compat.h"
|
2007-10-31 12:53:06 +00:00
|
|
|
#include "linux/mtd/mtd.h"
|
2014-06-24 08:10:04 +00:00
|
|
|
#include "linux/mtd/flashchip.h"
|
2008-10-31 21:33:21 +00:00
|
|
|
#include "linux/mtd/bbm.h"
|
2006-03-05 17:57:33 +00:00
|
|
|
|
|
|
|
struct mtd_info;
|
2011-01-06 01:48:18 +00:00
|
|
|
struct nand_flash_dev;
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Scan and identify a NAND device */
|
2014-06-24 08:10:04 +00:00
|
|
|
extern int nand_scan(struct mtd_info *mtd, int max_chips);
|
|
|
|
/*
|
|
|
|
* Separate phases of nand_scan(), allowing board driver to intervene
|
|
|
|
* and override command or ECC setup according to flash type.
|
|
|
|
*/
|
2011-01-06 01:48:18 +00:00
|
|
|
extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
|
2014-06-24 08:10:04 +00:00
|
|
|
struct nand_flash_dev *table);
|
2007-10-31 12:53:06 +00:00
|
|
|
extern int nand_scan_tail(struct mtd_info *mtd);
|
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Free resources held by the NAND device */
|
2011-10-12 07:32:02 +00:00
|
|
|
extern void nand_release(struct mtd_info *mtd);
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
/* Internal helper for board drivers which need to override command function */
|
|
|
|
extern void nand_wait_ready(struct mtd_info *mtd);
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
/*
|
|
|
|
* This constant declares the max. oobsize / page, which
|
2006-03-05 17:57:33 +00:00
|
|
|
* is supported now. If you add a chip with bigger oobsize/page
|
|
|
|
* adjust this accordingly.
|
|
|
|
*/
|
2015-04-28 12:46:03 +00:00
|
|
|
#define NAND_MAX_OOBSIZE 1216
|
|
|
|
#define NAND_MAX_PAGESIZE 16384
|
2006-03-05 17:57:33 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Constants for hardware specific CLE/ALE/NCE function
|
2007-10-31 12:53:06 +00:00
|
|
|
*
|
|
|
|
* These are bits which can be or'ed to set/clear multiple
|
|
|
|
* bits in one go.
|
|
|
|
*/
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Select the chip by setting nCE to low */
|
2007-10-31 12:53:06 +00:00
|
|
|
#define NAND_NCE 0x01
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Select the command latch by setting CLE to high */
|
2007-10-31 12:53:06 +00:00
|
|
|
#define NAND_CLE 0x02
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Select the address latch by setting ALE to high */
|
2007-10-31 12:53:06 +00:00
|
|
|
#define NAND_ALE 0x04
|
|
|
|
|
|
|
|
#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
|
|
|
|
#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
|
|
|
|
#define NAND_CTRL_CHANGE 0x80
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2002-11-02 23:30:20 +00:00
|
|
|
/*
|
|
|
|
* Standard NAND flash commands
|
|
|
|
*/
|
|
|
|
#define NAND_CMD_READ0 0
|
|
|
|
#define NAND_CMD_READ1 1
|
2007-10-31 12:53:06 +00:00
|
|
|
#define NAND_CMD_RNDOUT 5
|
2002-11-02 23:30:20 +00:00
|
|
|
#define NAND_CMD_PAGEPROG 0x10
|
|
|
|
#define NAND_CMD_READOOB 0x50
|
|
|
|
#define NAND_CMD_ERASE1 0x60
|
|
|
|
#define NAND_CMD_STATUS 0x70
|
|
|
|
#define NAND_CMD_SEQIN 0x80
|
2007-10-31 12:53:06 +00:00
|
|
|
#define NAND_CMD_RNDIN 0x85
|
2002-11-02 23:30:20 +00:00
|
|
|
#define NAND_CMD_READID 0x90
|
|
|
|
#define NAND_CMD_ERASE2 0xd0
|
2011-10-12 07:32:02 +00:00
|
|
|
#define NAND_CMD_PARAM 0xec
|
2013-01-14 03:46:50 +00:00
|
|
|
#define NAND_CMD_GET_FEATURES 0xee
|
|
|
|
#define NAND_CMD_SET_FEATURES 0xef
|
2002-11-02 23:30:20 +00:00
|
|
|
#define NAND_CMD_RESET 0xff
|
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
#define NAND_CMD_LOCK 0x2a
|
|
|
|
#define NAND_CMD_UNLOCK1 0x23
|
|
|
|
#define NAND_CMD_UNLOCK2 0x24
|
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Extended commands for large page devices */
|
|
|
|
#define NAND_CMD_READSTART 0x30
|
2007-10-31 12:53:06 +00:00
|
|
|
#define NAND_CMD_RNDOUTSTART 0xE0
|
2006-03-05 17:57:33 +00:00
|
|
|
#define NAND_CMD_CACHEDPROG 0x15
|
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
/* Extended commands for AG-AND device */
|
|
|
|
/*
|
|
|
|
* Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
|
|
|
|
* there is no way to distinguish that from NAND_CMD_READ0
|
|
|
|
* until the remaining sequence of commands has been completed
|
|
|
|
* so add a high order bit and mask it off in the command.
|
|
|
|
*/
|
|
|
|
#define NAND_CMD_DEPLETE1 0x100
|
|
|
|
#define NAND_CMD_DEPLETE2 0x38
|
|
|
|
#define NAND_CMD_STATUS_MULTI 0x71
|
|
|
|
#define NAND_CMD_STATUS_ERROR 0x72
|
|
|
|
/* multi-bank error status (banks 0-3) */
|
|
|
|
#define NAND_CMD_STATUS_ERROR0 0x73
|
|
|
|
#define NAND_CMD_STATUS_ERROR1 0x74
|
|
|
|
#define NAND_CMD_STATUS_ERROR2 0x75
|
|
|
|
#define NAND_CMD_STATUS_ERROR3 0x76
|
|
|
|
#define NAND_CMD_STATUS_RESET 0x7f
|
|
|
|
#define NAND_CMD_STATUS_CLEAR 0xff
|
|
|
|
|
|
|
|
#define NAND_CMD_NONE -1
|
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Status bits */
|
|
|
|
#define NAND_STATUS_FAIL 0x01
|
|
|
|
#define NAND_STATUS_FAIL_N1 0x02
|
|
|
|
#define NAND_STATUS_TRUE_READY 0x20
|
|
|
|
#define NAND_STATUS_READY 0x40
|
|
|
|
#define NAND_STATUS_WP 0x80
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Constants for ECC_MODES
|
|
|
|
*/
|
2007-10-31 12:53:06 +00:00
|
|
|
typedef enum {
|
|
|
|
NAND_ECC_NONE,
|
|
|
|
NAND_ECC_SOFT,
|
|
|
|
NAND_ECC_HW,
|
|
|
|
NAND_ECC_HW_SYNDROME,
|
2009-08-10 17:27:56 +00:00
|
|
|
NAND_ECC_HW_OOB_FIRST,
|
2011-10-12 07:31:59 +00:00
|
|
|
NAND_ECC_SOFT_BCH,
|
2007-10-31 12:53:06 +00:00
|
|
|
} nand_ecc_modes_t;
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2003-03-26 06:55:25 +00:00
|
|
|
/*
|
2006-03-05 17:57:33 +00:00
|
|
|
* Constants for Hardware ECC
|
2007-10-31 12:53:06 +00:00
|
|
|
*/
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Reset Hardware ECC for read */
|
|
|
|
#define NAND_ECC_READ 0
|
|
|
|
/* Reset Hardware ECC for write */
|
|
|
|
#define NAND_ECC_WRITE 1
|
2013-01-14 03:46:50 +00:00
|
|
|
/* Enable Hardware ECC before syndrome is read back from flash */
|
2006-03-05 17:57:33 +00:00
|
|
|
#define NAND_ECC_READSYN 2
|
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
/* Bit mask for flags passed to do_nand_read_ecc */
|
|
|
|
#define NAND_GET_DEVICE 0x80
|
|
|
|
|
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
/*
|
|
|
|
* Option constants for bizarre disfunctionality and real
|
|
|
|
* features.
|
|
|
|
*/
|
2013-01-14 03:46:50 +00:00
|
|
|
/* Buswidth is 16 bit */
|
2006-03-05 17:57:33 +00:00
|
|
|
#define NAND_BUSWIDTH_16 0x00000002
|
|
|
|
/* Device supports partial programming without padding */
|
|
|
|
#define NAND_NO_PADDING 0x00000004
|
|
|
|
/* Chip has cache program function */
|
|
|
|
#define NAND_CACHEPRG 0x00000008
|
|
|
|
/* Chip has copy back function */
|
|
|
|
#define NAND_COPYBACK 0x00000010
|
2011-10-12 07:32:02 +00:00
|
|
|
/*
|
2014-06-24 08:10:04 +00:00
|
|
|
* Chip requires ready check on read (for auto-incremented sequential read).
|
|
|
|
* True only for small page devices; large page devices do not support
|
|
|
|
* autoincrement.
|
2011-10-12 07:32:02 +00:00
|
|
|
*/
|
2014-06-24 08:10:04 +00:00
|
|
|
#define NAND_NEED_READRDY 0x00000100
|
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
/* Chip does not allow subpage writes */
|
|
|
|
#define NAND_NO_SUBPAGE_WRITE 0x00000200
|
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
/* Device is one of 'new' xD cards that expose fake nand command set */
|
|
|
|
#define NAND_BROKEN_XD 0x00000400
|
|
|
|
|
|
|
|
/* Device behaves just like nand, but is readonly */
|
|
|
|
#define NAND_ROM 0x00000800
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2012-11-05 06:46:31 +00:00
|
|
|
/* Device supports subpage reads */
|
2014-06-24 08:10:04 +00:00
|
|
|
#define NAND_SUBPAGE_READ 0x00001000
|
2012-11-05 06:46:31 +00:00
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Options valid for Samsung large page devices */
|
2014-06-24 08:10:04 +00:00
|
|
|
#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
|
2006-03-05 17:57:33 +00:00
|
|
|
|
|
|
|
/* Macros to identify the above */
|
|
|
|
#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
|
2012-11-05 06:46:31 +00:00
|
|
|
#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
|
2006-03-05 17:57:33 +00:00
|
|
|
|
|
|
|
/* Non chip related options */
|
2007-10-31 12:53:06 +00:00
|
|
|
/* This option skips the bbt scan during initialization. */
|
2013-01-14 03:46:50 +00:00
|
|
|
#define NAND_SKIP_BBTSCAN 0x00010000
|
2011-10-12 07:32:02 +00:00
|
|
|
/*
|
|
|
|
* This option is defined if the board driver allocates its own buffers
|
|
|
|
* (e.g. because it needs them DMA-coherent).
|
|
|
|
*/
|
2013-01-14 03:46:50 +00:00
|
|
|
#define NAND_OWN_BUFFERS 0x00020000
|
2011-10-12 07:32:02 +00:00
|
|
|
/* Chip may not exist, so silence any errors in scan */
|
2013-01-14 03:46:50 +00:00
|
|
|
#define NAND_SCAN_SILENT_NODEV 0x00040000
|
2014-06-24 08:10:04 +00:00
|
|
|
/*
|
|
|
|
* Autodetect nand buswidth with readid/onfi.
|
|
|
|
* This suppose the driver will configure the hardware in 8 bits mode
|
|
|
|
* when calling nand_scan_ident, and update its configuration
|
|
|
|
* before calling nand_scan_tail.
|
|
|
|
*/
|
|
|
|
#define NAND_BUSWIDTH_AUTO 0x00080000
|
2011-10-12 07:32:02 +00:00
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/* Options set by nand scan */
|
2012-02-20 20:50:39 +00:00
|
|
|
/* bbt has already been read */
|
|
|
|
#define NAND_BBT_SCANNED 0x40000000
|
2007-10-31 12:53:06 +00:00
|
|
|
/* Nand scan has allocated controller struct */
|
|
|
|
#define NAND_CONTROLLER_ALLOC 0x80000000
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
/* Cell info constants */
|
|
|
|
#define NAND_CI_CHIPNR_MSK 0x03
|
|
|
|
#define NAND_CI_CELLTYPE_MSK 0x0C
|
2014-06-24 08:10:04 +00:00
|
|
|
#define NAND_CI_CELLTYPE_SHIFT 2
|
2006-03-05 17:57:33 +00:00
|
|
|
|
|
|
|
/* Keep gcc happy */
|
|
|
|
struct nand_chip;
|
2003-03-26 06:55:25 +00:00
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
/* ONFI features */
|
|
|
|
#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
|
|
|
|
#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
|
|
|
|
|
2013-01-14 03:46:50 +00:00
|
|
|
/* ONFI timing mode, used in both asynchronous and synchronous mode */
|
|
|
|
#define ONFI_TIMING_MODE_0 (1 << 0)
|
|
|
|
#define ONFI_TIMING_MODE_1 (1 << 1)
|
|
|
|
#define ONFI_TIMING_MODE_2 (1 << 2)
|
|
|
|
#define ONFI_TIMING_MODE_3 (1 << 3)
|
|
|
|
#define ONFI_TIMING_MODE_4 (1 << 4)
|
|
|
|
#define ONFI_TIMING_MODE_5 (1 << 5)
|
|
|
|
#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
|
|
|
|
|
|
|
|
/* ONFI feature address */
|
|
|
|
#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
/* Vendor-specific feature address (Micron) */
|
|
|
|
#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
|
|
|
|
|
2013-01-14 03:46:50 +00:00
|
|
|
/* ONFI subfeature parameters length */
|
|
|
|
#define ONFI_SUBFEATURE_PARAM_LEN 4
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
/* ONFI optional commands SET/GET FEATURES supported? */
|
|
|
|
#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
|
|
|
|
|
2011-02-25 00:01:34 +00:00
|
|
|
struct nand_onfi_params {
|
|
|
|
/* rev info and features block */
|
|
|
|
/* 'O' 'N' 'F' 'I' */
|
|
|
|
u8 sig[4];
|
|
|
|
__le16 revision;
|
|
|
|
__le16 features;
|
|
|
|
__le16 opt_cmd;
|
2014-06-24 08:10:04 +00:00
|
|
|
u8 reserved0[2];
|
|
|
|
__le16 ext_param_page_length; /* since ONFI 2.1 */
|
|
|
|
u8 num_of_param_pages; /* since ONFI 2.1 */
|
|
|
|
u8 reserved1[17];
|
2011-02-25 00:01:34 +00:00
|
|
|
|
|
|
|
/* manufacturer information block */
|
|
|
|
char manufacturer[12];
|
|
|
|
char model[20];
|
|
|
|
u8 jedec_id;
|
|
|
|
__le16 date_code;
|
|
|
|
u8 reserved2[13];
|
|
|
|
|
|
|
|
/* memory organization block */
|
|
|
|
__le32 byte_per_page;
|
|
|
|
__le16 spare_bytes_per_page;
|
|
|
|
__le32 data_bytes_per_ppage;
|
|
|
|
__le16 spare_bytes_per_ppage;
|
|
|
|
__le32 pages_per_block;
|
|
|
|
__le32 blocks_per_lun;
|
|
|
|
u8 lun_count;
|
|
|
|
u8 addr_cycles;
|
|
|
|
u8 bits_per_cell;
|
|
|
|
__le16 bb_per_lun;
|
|
|
|
__le16 block_endurance;
|
|
|
|
u8 guaranteed_good_blocks;
|
|
|
|
__le16 guaranteed_block_endurance;
|
|
|
|
u8 programs_per_page;
|
|
|
|
u8 ppage_attr;
|
|
|
|
u8 ecc_bits;
|
|
|
|
u8 interleaved_bits;
|
|
|
|
u8 interleaved_ops;
|
|
|
|
u8 reserved3[13];
|
|
|
|
|
|
|
|
/* electrical parameter block */
|
|
|
|
u8 io_pin_capacitance_max;
|
|
|
|
__le16 async_timing_mode;
|
|
|
|
__le16 program_cache_timing_mode;
|
|
|
|
__le16 t_prog;
|
|
|
|
__le16 t_bers;
|
|
|
|
__le16 t_r;
|
|
|
|
__le16 t_ccs;
|
|
|
|
__le16 src_sync_timing_mode;
|
|
|
|
__le16 src_ssync_features;
|
|
|
|
__le16 clk_pin_capacitance_typ;
|
|
|
|
__le16 io_pin_capacitance_typ;
|
|
|
|
__le16 input_pin_capacitance_typ;
|
|
|
|
u8 input_pin_capacitance_max;
|
2014-06-24 08:10:04 +00:00
|
|
|
u8 driver_strength_support;
|
2011-02-25 00:01:34 +00:00
|
|
|
__le16 t_int_r;
|
|
|
|
__le16 t_ald;
|
|
|
|
u8 reserved4[7];
|
|
|
|
|
|
|
|
/* vendor */
|
2014-06-24 08:10:04 +00:00
|
|
|
__le16 vendor_revision;
|
|
|
|
u8 vendor[88];
|
2011-02-25 00:01:34 +00:00
|
|
|
|
|
|
|
__le16 crc;
|
2014-06-24 08:10:04 +00:00
|
|
|
} __packed;
|
2011-02-25 00:01:34 +00:00
|
|
|
|
|
|
|
#define ONFI_CRC_BASE 0x4F4E
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
/* Extended ECC information Block Definition (since ONFI 2.1) */
|
|
|
|
struct onfi_ext_ecc_info {
|
|
|
|
u8 ecc_bits;
|
|
|
|
u8 codeword_size;
|
|
|
|
__le16 bb_per_lun;
|
|
|
|
__le16 block_endurance;
|
|
|
|
u8 reserved[2];
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
|
|
|
|
#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
|
|
|
|
#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
|
|
|
|
struct onfi_ext_section {
|
|
|
|
u8 type;
|
|
|
|
u8 length;
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
#define ONFI_EXT_SECTION_MAX 8
|
|
|
|
|
|
|
|
/* Extended Parameter Page Definition (since ONFI 2.1) */
|
|
|
|
struct onfi_ext_param_page {
|
|
|
|
__le16 crc;
|
|
|
|
u8 sig[4]; /* 'E' 'P' 'P' 'S' */
|
|
|
|
u8 reserved0[10];
|
|
|
|
struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The actual size of the Extended Parameter Page is in
|
|
|
|
* @ext_param_page_length of nand_onfi_params{}.
|
|
|
|
* The following are the variable length sections.
|
|
|
|
* So we do not add any fields below. Please see the ONFI spec.
|
|
|
|
*/
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
struct nand_onfi_vendor_micron {
|
|
|
|
u8 two_plane_read;
|
|
|
|
u8 read_cache;
|
|
|
|
u8 read_unique_id;
|
|
|
|
u8 dq_imped;
|
|
|
|
u8 dq_imped_num_settings;
|
|
|
|
u8 dq_imped_feat_addr;
|
|
|
|
u8 rb_pulldown_strength;
|
|
|
|
u8 rb_pulldown_strength_feat_addr;
|
|
|
|
u8 rb_pulldown_strength_num_settings;
|
|
|
|
u8 otp_mode;
|
|
|
|
u8 otp_page_start;
|
|
|
|
u8 otp_data_prot_addr;
|
|
|
|
u8 otp_num_pages;
|
|
|
|
u8 otp_feat_addr;
|
|
|
|
u8 read_retry_options;
|
|
|
|
u8 reserved[72];
|
|
|
|
u8 param_revision;
|
|
|
|
} __packed;
|
|
|
|
|
2014-07-15 14:08:43 +00:00
|
|
|
struct jedec_ecc_info {
|
|
|
|
u8 ecc_bits;
|
|
|
|
u8 codeword_size;
|
|
|
|
__le16 bb_per_lun;
|
|
|
|
__le16 block_endurance;
|
|
|
|
u8 reserved[2];
|
|
|
|
} __packed;
|
|
|
|
|
|
|
|
/* JEDEC features */
|
|
|
|
#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
|
|
|
|
|
|
|
|
struct nand_jedec_params {
|
|
|
|
/* rev info and features block */
|
|
|
|
/* 'J' 'E' 'S' 'D' */
|
|
|
|
u8 sig[4];
|
|
|
|
__le16 revision;
|
|
|
|
__le16 features;
|
|
|
|
u8 opt_cmd[3];
|
|
|
|
__le16 sec_cmd;
|
|
|
|
u8 num_of_param_pages;
|
|
|
|
u8 reserved0[18];
|
|
|
|
|
|
|
|
/* manufacturer information block */
|
|
|
|
char manufacturer[12];
|
|
|
|
char model[20];
|
|
|
|
u8 jedec_id[6];
|
|
|
|
u8 reserved1[10];
|
|
|
|
|
|
|
|
/* memory organization block */
|
|
|
|
__le32 byte_per_page;
|
|
|
|
__le16 spare_bytes_per_page;
|
|
|
|
u8 reserved2[6];
|
|
|
|
__le32 pages_per_block;
|
|
|
|
__le32 blocks_per_lun;
|
|
|
|
u8 lun_count;
|
|
|
|
u8 addr_cycles;
|
|
|
|
u8 bits_per_cell;
|
|
|
|
u8 programs_per_page;
|
|
|
|
u8 multi_plane_addr;
|
|
|
|
u8 multi_plane_op_attr;
|
|
|
|
u8 reserved3[38];
|
|
|
|
|
|
|
|
/* electrical parameter block */
|
|
|
|
__le16 async_sdr_speed_grade;
|
|
|
|
__le16 toggle_ddr_speed_grade;
|
|
|
|
__le16 sync_ddr_speed_grade;
|
|
|
|
u8 async_sdr_features;
|
|
|
|
u8 toggle_ddr_features;
|
|
|
|
u8 sync_ddr_features;
|
|
|
|
__le16 t_prog;
|
|
|
|
__le16 t_bers;
|
|
|
|
__le16 t_r;
|
|
|
|
__le16 t_r_multi_plane;
|
|
|
|
__le16 t_ccs;
|
|
|
|
__le16 io_pin_capacitance_typ;
|
|
|
|
__le16 input_pin_capacitance_typ;
|
|
|
|
__le16 clk_pin_capacitance_typ;
|
|
|
|
u8 driver_strength_support;
|
|
|
|
__le16 t_ald;
|
|
|
|
u8 reserved4[36];
|
|
|
|
|
|
|
|
/* ECC and endurance block */
|
|
|
|
u8 guaranteed_good_blocks;
|
|
|
|
__le16 guaranteed_block_endurance;
|
|
|
|
struct jedec_ecc_info ecc_info[4];
|
|
|
|
u8 reserved5[29];
|
|
|
|
|
|
|
|
/* reserved */
|
|
|
|
u8 reserved6[148];
|
|
|
|
|
|
|
|
/* vendor */
|
|
|
|
__le16 vendor_rev_num;
|
|
|
|
u8 reserved7[88];
|
|
|
|
|
|
|
|
/* CRC for Parameter Page */
|
|
|
|
__le16 crc;
|
|
|
|
} __packed;
|
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/**
|
2007-10-31 12:53:06 +00:00
|
|
|
* struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
|
|
|
|
* @lock: protection lock
|
2006-03-05 17:57:33 +00:00
|
|
|
* @active: the mtd device which holds the controller currently
|
2011-10-12 07:32:02 +00:00
|
|
|
* @wq: wait queue to sleep on if a NAND operation is in
|
|
|
|
* progress used instead of the per chip wait queue
|
|
|
|
* when a hw controller is available.
|
2003-03-26 06:55:25 +00:00
|
|
|
*/
|
2006-03-05 17:57:33 +00:00
|
|
|
struct nand_hw_control {
|
2014-06-24 08:10:04 +00:00
|
|
|
spinlock_t lock;
|
|
|
|
struct nand_chip *active;
|
2007-10-31 12:53:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
2013-01-14 03:46:50 +00:00
|
|
|
* struct nand_ecc_ctrl - Control structure for ECC
|
|
|
|
* @mode: ECC mode
|
|
|
|
* @steps: number of ECC steps per page
|
|
|
|
* @size: data bytes per ECC step
|
|
|
|
* @bytes: ECC bytes per step
|
|
|
|
* @strength: max number of correctible bits per ECC step
|
|
|
|
* @total: total number of ECC bytes per page
|
|
|
|
* @prepad: padding information for syndrome based ECC generators
|
|
|
|
* @postpad: padding information for syndrome based ECC generators
|
2007-10-31 12:53:06 +00:00
|
|
|
* @layout: ECC layout control struct pointer
|
2013-01-14 03:46:50 +00:00
|
|
|
* @priv: pointer to private ECC control data
|
|
|
|
* @hwctl: function to control hardware ECC generator. Must only
|
2007-10-31 12:53:06 +00:00
|
|
|
* be provided if an hardware ECC is available
|
2013-01-14 03:46:50 +00:00
|
|
|
* @calculate: function for ECC calculation or readback from ECC hardware
|
|
|
|
* @correct: function for ECC correction, matching to ECC generator (sw/hw)
|
2015-06-27 00:03:26 +00:00
|
|
|
* @read_page_raw: function to read a raw page without ECC. This function
|
|
|
|
* should hide the specific layout used by the ECC
|
|
|
|
* controller and always return contiguous in-band and
|
|
|
|
* out-of-band data even if they're not stored
|
|
|
|
* contiguously on the NAND chip (e.g.
|
|
|
|
* NAND_ECC_HW_SYNDROME interleaves in-band and
|
|
|
|
* out-of-band data).
|
|
|
|
* @write_page_raw: function to write a raw page without ECC. This function
|
|
|
|
* should hide the specific layout used by the ECC
|
|
|
|
* controller and consider the passed data as contiguous
|
|
|
|
* in-band and out-of-band data. ECC controller is
|
|
|
|
* responsible for doing the appropriate transformations
|
|
|
|
* to adapt to its specific layout (e.g.
|
|
|
|
* NAND_ECC_HW_SYNDROME interleaves in-band and
|
|
|
|
* out-of-band data).
|
2013-01-14 03:46:50 +00:00
|
|
|
* @read_page: function to read a page according to the ECC generator
|
|
|
|
* requirements; returns maximum number of bitflips corrected in
|
|
|
|
* any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
|
|
|
|
* @read_subpage: function to read parts of the page covered by ECC;
|
|
|
|
* returns same as read_page()
|
2014-06-24 08:10:04 +00:00
|
|
|
* @write_subpage: function to write parts of the page covered by ECC.
|
2013-01-14 03:46:50 +00:00
|
|
|
* @write_page: function to write a page according to the ECC generator
|
2011-10-12 07:32:02 +00:00
|
|
|
* requirements.
|
2013-01-14 03:46:50 +00:00
|
|
|
* @write_oob_raw: function to write chip OOB data without ECC
|
|
|
|
* @read_oob_raw: function to read chip OOB data without ECC
|
2007-10-31 12:53:06 +00:00
|
|
|
* @read_oob: function to read chip OOB data
|
|
|
|
* @write_oob: function to write chip OOB data
|
|
|
|
*/
|
|
|
|
struct nand_ecc_ctrl {
|
2011-10-12 07:32:02 +00:00
|
|
|
nand_ecc_modes_t mode;
|
|
|
|
int steps;
|
|
|
|
int size;
|
|
|
|
int bytes;
|
|
|
|
int total;
|
2013-01-14 03:46:50 +00:00
|
|
|
int strength;
|
2011-10-12 07:32:02 +00:00
|
|
|
int prepad;
|
|
|
|
int postpad;
|
2007-10-31 12:53:06 +00:00
|
|
|
struct nand_ecclayout *layout;
|
2011-10-12 07:32:02 +00:00
|
|
|
void *priv;
|
|
|
|
void (*hwctl)(struct mtd_info *mtd, int mode);
|
|
|
|
int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
|
|
|
|
uint8_t *ecc_code);
|
|
|
|
int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
|
|
|
|
uint8_t *calc_ecc);
|
|
|
|
int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
|
2013-01-14 03:46:50 +00:00
|
|
|
uint8_t *buf, int oob_required, int page);
|
|
|
|
int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
const uint8_t *buf, int oob_required);
|
2011-10-12 07:32:02 +00:00
|
|
|
int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
|
2013-01-14 03:46:50 +00:00
|
|
|
uint8_t *buf, int oob_required, int page);
|
2011-10-12 07:32:02 +00:00
|
|
|
int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
|
2014-07-15 14:08:43 +00:00
|
|
|
uint32_t offs, uint32_t len, uint8_t *buf, int page);
|
2014-06-24 08:10:04 +00:00
|
|
|
int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
uint32_t offset, uint32_t data_len,
|
|
|
|
const uint8_t *data_buf, int oob_required);
|
2013-01-14 03:46:50 +00:00
|
|
|
int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
const uint8_t *buf, int oob_required);
|
|
|
|
int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
int page);
|
|
|
|
int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
int page);
|
|
|
|
int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
|
2011-10-12 07:32:02 +00:00
|
|
|
int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
int page);
|
2007-10-31 12:53:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct nand_buffers - buffer structure for read/write
|
2014-07-15 14:08:43 +00:00
|
|
|
* @ecccalc: buffer pointer for calculated ECC, size is oobsize.
|
|
|
|
* @ecccode: buffer pointer for ECC read from flash, size is oobsize.
|
|
|
|
* @databuf: buffer pointer for data, size is (page size + oobsize).
|
2007-10-31 12:53:06 +00:00
|
|
|
*
|
|
|
|
* Do not change the order of buffers. databuf and oobrbuf must be in
|
|
|
|
* consecutive order.
|
|
|
|
*/
|
|
|
|
struct nand_buffers {
|
2012-07-29 20:53:25 +00:00
|
|
|
uint8_t ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
|
|
|
|
uint8_t ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
|
|
|
|
uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
|
|
|
|
ARCH_DMA_MINALIGN)];
|
2007-10-31 12:53:06 +00:00
|
|
|
};
|
2006-03-05 17:57:33 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* struct nand_chip - NAND Private Flash Chip Data
|
2011-10-12 07:32:02 +00:00
|
|
|
* @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
|
|
|
|
* flash device
|
|
|
|
* @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
|
|
|
|
* flash device.
|
2006-03-05 17:57:33 +00:00
|
|
|
* @read_byte: [REPLACEABLE] read one byte from the chip
|
|
|
|
* @read_word: [REPLACEABLE] read one word from the chip
|
2014-06-24 08:10:04 +00:00
|
|
|
* @write_byte: [REPLACEABLE] write a single byte to the chip on the
|
|
|
|
* low 8 I/O lines
|
2006-03-05 17:57:33 +00:00
|
|
|
* @write_buf: [REPLACEABLE] write data from the buffer to the chip
|
|
|
|
* @read_buf: [REPLACEABLE] read data from the chip into the buffer
|
|
|
|
* @select_chip: [REPLACEABLE] select chip nr
|
2014-06-24 08:10:04 +00:00
|
|
|
* @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
|
|
|
|
* @block_markbad: [REPLACEABLE] mark a block bad
|
2011-10-12 07:32:02 +00:00
|
|
|
* @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
|
2007-10-31 12:53:06 +00:00
|
|
|
* ALE/CLE/nCE. Also used to write command and address
|
2011-10-12 07:32:02 +00:00
|
|
|
* @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
|
|
|
|
* mtd->oobsize, mtd->writesize and so on.
|
|
|
|
* @id_data contains the 8 bytes values of NAND_CMD_READID.
|
|
|
|
* Return with the bus width.
|
2013-01-14 03:46:50 +00:00
|
|
|
* @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
|
2011-10-12 07:32:02 +00:00
|
|
|
* device ready/busy line. If set to NULL no access to
|
|
|
|
* ready/busy is available and the ready/busy information
|
|
|
|
* is read from the chip status register.
|
|
|
|
* @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
|
|
|
|
* commands to the chip.
|
|
|
|
* @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
|
|
|
|
* ready.
|
2014-06-24 08:10:04 +00:00
|
|
|
* @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
|
|
|
|
* setting the read-retry mode. Mostly needed for MLC NAND.
|
2013-01-14 03:46:50 +00:00
|
|
|
* @ecc: [BOARDSPECIFIC] ECC control structure
|
2007-10-31 12:53:06 +00:00
|
|
|
* @buffers: buffer structure for read/write
|
|
|
|
* @hwcontrol: platform-specific hardware control structure
|
2015-06-27 00:03:26 +00:00
|
|
|
* @erase: [REPLACEABLE] erase function
|
2006-03-05 17:57:33 +00:00
|
|
|
* @scan_bbt: [REPLACEABLE] function to scan bad block table
|
2011-10-12 07:32:02 +00:00
|
|
|
* @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
|
|
|
|
* data from array to read regs (tR).
|
2006-07-21 09:56:05 +00:00
|
|
|
* @state: [INTERN] the current state of the NAND device
|
2013-01-14 03:46:50 +00:00
|
|
|
* @oob_poi: "poison value buffer," used for laying out OOB data
|
|
|
|
* before writing
|
2011-10-12 07:32:02 +00:00
|
|
|
* @page_shift: [INTERN] number of address bits in a page (column
|
|
|
|
* address bits).
|
2006-03-05 17:57:33 +00:00
|
|
|
* @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
|
|
|
|
* @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
|
|
|
|
* @chip_shift: [INTERN] number of address bits in one chip
|
2011-10-12 07:32:02 +00:00
|
|
|
* @options: [BOARDSPECIFIC] various chip options. They can partly
|
|
|
|
* be set to inform nand_scan about special functionality.
|
|
|
|
* See the defines for further explanation.
|
2013-01-14 03:46:50 +00:00
|
|
|
* @bbt_options: [INTERN] bad block specific options. All options used
|
|
|
|
* here must come from bbm.h. By default, these options
|
|
|
|
* will be copied to the appropriate nand_bbt_descr's.
|
2011-10-12 07:32:02 +00:00
|
|
|
* @badblockpos: [INTERN] position of the bad block marker in the oob
|
|
|
|
* area.
|
2013-01-14 03:46:50 +00:00
|
|
|
* @badblockbits: [INTERN] minimum number of set bits in a good block's
|
|
|
|
* bad block marker position; i.e., BBM == 11110111b is
|
|
|
|
* not bad when badblockbits == 7
|
2014-06-24 08:10:04 +00:00
|
|
|
* @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
|
|
|
|
* @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
|
|
|
|
* Minimum amount of bit errors per @ecc_step_ds guaranteed
|
|
|
|
* to be correctable. If unknown, set to zero.
|
|
|
|
* @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
|
|
|
|
* also from the datasheet. It is the recommended ECC step
|
|
|
|
* size, if known; if unknown, set to zero.
|
2015-06-27 00:03:26 +00:00
|
|
|
* @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
|
|
|
|
* either deduced from the datasheet if the NAND
|
|
|
|
* chip is not ONFI compliant or set to 0 if it is
|
|
|
|
* (an ONFI chip is always configured in mode 0
|
|
|
|
* after a NAND reset)
|
2006-03-05 17:57:33 +00:00
|
|
|
* @numchips: [INTERN] number of physical chips
|
|
|
|
* @chipsize: [INTERN] the size of one chip for multichip arrays
|
|
|
|
* @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
|
2011-10-12 07:32:02 +00:00
|
|
|
* @pagebuf: [INTERN] holds the pagenumber which is currently in
|
|
|
|
* data_buf.
|
mtd: driver _read() returns max_bitflips; mtd_read() returns -EUCLEAN
Linux modified the MTD driver interface in commit edbc4540 (with the
same name as this commit). The effect is that calls to mtd_read will
not return -EUCLEAN if the number of ECC-corrected bit errors is below
a certain threshold, which defaults to the strength of the ECC. This
allows -EUCLEAN to stop indicating "some bits were corrected" and begin
indicating "a large number of bits were corrected, the data held in
this region of flash may be lost soon". UBI makes use of this and when
-EUCLEAN is returned from mtd_read it will move data to another block
of flash. Without adopting this interface change UBI on U-boot attempts
to move data between blocks every time a single bit is corrected using
the ECC, which is a very common occurance on some devices.
For some devices where bit errors are common enough, UBI can get stuck
constantly moving data around because each block it attempts to use has
a single bit error. This condition is hit when wear_leveling_worker
attempts to move data from one PEB to another in response to an
-EUCLEAN/UBI_IO_BITFLIPS error. When this happens ubi_eba_copy_leb is
called to perform the data copy, and after the data is written it is
read back to check its validity. If that read returns UBI_IO_BITFLIPS
(in response to an MTD -EUCLEAN) then ubi_eba_copy_leb returns 1 to
wear_leveling worker, which then proceeds to schedule the destination
PEB for erasure. This leads to erase_worker running on the PEB, and
following a successful erase wear_leveling_worker is called which
begins this whole cycle all over again. The end result is that (without
UBI debug output enabled) the boot appears to simply hang whilst in
reality U-boot busily works away at destroying a block of the NAND
flash. Debug output from this situation:
UBI DBG: ensure_wear_leveling: schedule scrubbing
UBI DBG: wear_leveling_worker: scrub PEB 1027 to PEB 4083
UBI DBG: ubi_io_read_vid_hdr: read VID header from PEB 1027
UBI DBG: ubi_io_read: read 4096 bytes from PEB 1027:4096
UBI DBG: ubi_eba_copy_leb: copy LEB 0:0, PEB 1027 to PEB 4083
UBI DBG: ubi_eba_copy_leb: read 1040384 bytes of data
UBI DBG: ubi_io_read: read 1040384 bytes from PEB 1027:8192
UBI: fixable bit-flip detected at PEB 1027
UBI DBG: ubi_io_write_vid_hdr: write VID header to PEB 4083
UBI DBG: ubi_io_write: write 4096 bytes to PEB 4083:4096
UBI DBG: ubi_io_read_vid_hdr: read VID header from PEB 4083
UBI DBG: ubi_io_read: read 4096 bytes from PEB 4083:4096
UBI DBG: ubi_io_write: write 4096 bytes to PEB 4083:8192
UBI DBG: ubi_io_read: read 4096 bytes from PEB 4083:8192
UBI: fixable bit-flip detected at PEB 4083
UBI DBG: schedule_erase: schedule erasure of PEB 4083, EC 55, torture 0
UBI DBG: erase_worker: erase PEB 4083 EC 55
UBI DBG: sync_erase: erase PEB 4083, old EC 55
UBI DBG: do_sync_erase: erase PEB 4083
UBI DBG: sync_erase: erased PEB 4083, new EC 56
UBI DBG: ubi_io_write_ec_hdr: write EC header to PEB 4083
UBI DBG: ubi_io_write: write 4096 bytes to PEB 4083:0
UBI DBG: ensure_wear_leveling: schedule scrubbing
UBI DBG: wear_leveling_worker: scrub PEB 1027 to PEB 4083
...
This patch adopts the interface change as in Linux commit edbc4540 in
order to avoid such situations. Given that none of the drivers under
drivers/mtd return -EUCLEAN, this should only affect those using
software ECC. I have tested that it works on a board which is
currently out of tree, but which I hope to be able to begin
upstreaming soon.
Signed-off-by: Paul Burton <paul.burton@imgtec.com>
Acked-by: Stefan Roese <sr@denx.de>
2013-09-04 14:16:56 +00:00
|
|
|
* @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
|
|
|
|
* currently in data_buf.
|
2007-10-31 12:53:06 +00:00
|
|
|
* @subpagesize: [INTERN] holds the subpagesize
|
2011-10-12 07:32:02 +00:00
|
|
|
* @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
|
|
|
|
* non 0 if ONFI supported.
|
2014-07-15 14:08:43 +00:00
|
|
|
* @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
|
|
|
|
* non 0 if JEDEC supported.
|
2011-10-12 07:32:02 +00:00
|
|
|
* @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
|
|
|
|
* supported, 0 otherwise.
|
2014-07-15 14:08:43 +00:00
|
|
|
* @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
|
|
|
|
* supported, 0 otherwise.
|
2014-06-24 08:10:04 +00:00
|
|
|
* @read_retries: [INTERN] the number of read retry modes supported
|
|
|
|
* @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
|
|
|
|
* @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
|
2006-03-05 17:57:33 +00:00
|
|
|
* @bbt: [INTERN] bad block table pointer
|
2011-10-12 07:32:02 +00:00
|
|
|
* @bbt_td: [REPLACEABLE] bad block table descriptor for flash
|
|
|
|
* lookup.
|
2006-03-05 17:57:33 +00:00
|
|
|
* @bbt_md: [REPLACEABLE] bad block table mirror descriptor
|
2011-10-12 07:32:02 +00:00
|
|
|
* @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
|
|
|
|
* bad block scan.
|
|
|
|
* @controller: [REPLACEABLE] a pointer to a hardware controller
|
2013-01-14 03:46:50 +00:00
|
|
|
* structure which is shared among multiple independent
|
2011-10-12 07:32:02 +00:00
|
|
|
* devices.
|
2013-01-14 03:46:50 +00:00
|
|
|
* @priv: [OPTIONAL] pointer to private chip data
|
2011-10-12 07:32:02 +00:00
|
|
|
* @errstat: [OPTIONAL] hardware specific function to perform
|
|
|
|
* additional error status checks (determine if errors are
|
|
|
|
* correctable).
|
2007-10-31 12:53:06 +00:00
|
|
|
* @write_page: [REPLACEABLE] High-level page write function
|
2006-03-05 17:57:33 +00:00
|
|
|
*/
|
2003-03-26 06:55:25 +00:00
|
|
|
|
|
|
|
struct nand_chip {
|
2011-10-12 07:32:02 +00:00
|
|
|
void __iomem *IO_ADDR_R;
|
|
|
|
void __iomem *IO_ADDR_W;
|
|
|
|
|
|
|
|
uint8_t (*read_byte)(struct mtd_info *mtd);
|
|
|
|
u16 (*read_word)(struct mtd_info *mtd);
|
2014-06-24 08:10:04 +00:00
|
|
|
void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
|
2011-10-12 07:32:02 +00:00
|
|
|
void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
|
|
|
|
void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
|
|
|
|
void (*select_chip)(struct mtd_info *mtd, int chip);
|
|
|
|
int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
|
|
|
|
int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
|
|
|
|
void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
|
|
|
|
int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
|
|
|
|
u8 *id_data);
|
|
|
|
int (*dev_ready)(struct mtd_info *mtd);
|
|
|
|
void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
|
|
|
|
int page_addr);
|
|
|
|
int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
|
2015-06-27 00:03:26 +00:00
|
|
|
int (*erase)(struct mtd_info *mtd, int page);
|
2011-10-12 07:32:02 +00:00
|
|
|
int (*scan_bbt)(struct mtd_info *mtd);
|
|
|
|
int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
|
|
|
|
int status, int page);
|
|
|
|
int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
|
2014-06-24 08:10:04 +00:00
|
|
|
uint32_t offset, int data_len, const uint8_t *buf,
|
|
|
|
int oob_required, int page, int cached, int raw);
|
2013-01-14 03:46:50 +00:00
|
|
|
int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
int feature_addr, uint8_t *subfeature_para);
|
|
|
|
int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
|
|
|
|
int feature_addr, uint8_t *subfeature_para);
|
2014-06-24 08:10:04 +00:00
|
|
|
int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
|
2011-10-12 07:32:02 +00:00
|
|
|
|
|
|
|
int chip_delay;
|
|
|
|
unsigned int options;
|
2013-01-14 03:46:50 +00:00
|
|
|
unsigned int bbt_options;
|
2011-10-12 07:32:02 +00:00
|
|
|
|
|
|
|
int page_shift;
|
|
|
|
int phys_erase_shift;
|
|
|
|
int bbt_erase_shift;
|
|
|
|
int chip_shift;
|
|
|
|
int numchips;
|
|
|
|
uint64_t chipsize;
|
|
|
|
int pagemask;
|
|
|
|
int pagebuf;
|
mtd: driver _read() returns max_bitflips; mtd_read() returns -EUCLEAN
Linux modified the MTD driver interface in commit edbc4540 (with the
same name as this commit). The effect is that calls to mtd_read will
not return -EUCLEAN if the number of ECC-corrected bit errors is below
a certain threshold, which defaults to the strength of the ECC. This
allows -EUCLEAN to stop indicating "some bits were corrected" and begin
indicating "a large number of bits were corrected, the data held in
this region of flash may be lost soon". UBI makes use of this and when
-EUCLEAN is returned from mtd_read it will move data to another block
of flash. Without adopting this interface change UBI on U-boot attempts
to move data between blocks every time a single bit is corrected using
the ECC, which is a very common occurance on some devices.
For some devices where bit errors are common enough, UBI can get stuck
constantly moving data around because each block it attempts to use has
a single bit error. This condition is hit when wear_leveling_worker
attempts to move data from one PEB to another in response to an
-EUCLEAN/UBI_IO_BITFLIPS error. When this happens ubi_eba_copy_leb is
called to perform the data copy, and after the data is written it is
read back to check its validity. If that read returns UBI_IO_BITFLIPS
(in response to an MTD -EUCLEAN) then ubi_eba_copy_leb returns 1 to
wear_leveling worker, which then proceeds to schedule the destination
PEB for erasure. This leads to erase_worker running on the PEB, and
following a successful erase wear_leveling_worker is called which
begins this whole cycle all over again. The end result is that (without
UBI debug output enabled) the boot appears to simply hang whilst in
reality U-boot busily works away at destroying a block of the NAND
flash. Debug output from this situation:
UBI DBG: ensure_wear_leveling: schedule scrubbing
UBI DBG: wear_leveling_worker: scrub PEB 1027 to PEB 4083
UBI DBG: ubi_io_read_vid_hdr: read VID header from PEB 1027
UBI DBG: ubi_io_read: read 4096 bytes from PEB 1027:4096
UBI DBG: ubi_eba_copy_leb: copy LEB 0:0, PEB 1027 to PEB 4083
UBI DBG: ubi_eba_copy_leb: read 1040384 bytes of data
UBI DBG: ubi_io_read: read 1040384 bytes from PEB 1027:8192
UBI: fixable bit-flip detected at PEB 1027
UBI DBG: ubi_io_write_vid_hdr: write VID header to PEB 4083
UBI DBG: ubi_io_write: write 4096 bytes to PEB 4083:4096
UBI DBG: ubi_io_read_vid_hdr: read VID header from PEB 4083
UBI DBG: ubi_io_read: read 4096 bytes from PEB 4083:4096
UBI DBG: ubi_io_write: write 4096 bytes to PEB 4083:8192
UBI DBG: ubi_io_read: read 4096 bytes from PEB 4083:8192
UBI: fixable bit-flip detected at PEB 4083
UBI DBG: schedule_erase: schedule erasure of PEB 4083, EC 55, torture 0
UBI DBG: erase_worker: erase PEB 4083 EC 55
UBI DBG: sync_erase: erase PEB 4083, old EC 55
UBI DBG: do_sync_erase: erase PEB 4083
UBI DBG: sync_erase: erased PEB 4083, new EC 56
UBI DBG: ubi_io_write_ec_hdr: write EC header to PEB 4083
UBI DBG: ubi_io_write: write 4096 bytes to PEB 4083:0
UBI DBG: ensure_wear_leveling: schedule scrubbing
UBI DBG: wear_leveling_worker: scrub PEB 1027 to PEB 4083
...
This patch adopts the interface change as in Linux commit edbc4540 in
order to avoid such situations. Given that none of the drivers under
drivers/mtd return -EUCLEAN, this should only affect those using
software ECC. I have tested that it works on a board which is
currently out of tree, but which I hope to be able to begin
upstreaming soon.
Signed-off-by: Paul Burton <paul.burton@imgtec.com>
Acked-by: Stefan Roese <sr@denx.de>
2013-09-04 14:16:56 +00:00
|
|
|
unsigned int pagebuf_bitflips;
|
2011-10-12 07:32:02 +00:00
|
|
|
int subpagesize;
|
2014-06-24 08:10:04 +00:00
|
|
|
uint8_t bits_per_cell;
|
|
|
|
uint16_t ecc_strength_ds;
|
|
|
|
uint16_t ecc_step_ds;
|
2015-06-27 00:03:26 +00:00
|
|
|
int onfi_timing_mode_default;
|
2011-10-12 07:32:02 +00:00
|
|
|
int badblockpos;
|
|
|
|
int badblockbits;
|
|
|
|
|
|
|
|
int onfi_version;
|
2014-07-15 14:08:43 +00:00
|
|
|
int jedec_version;
|
2011-02-25 00:01:34 +00:00
|
|
|
#ifdef CONFIG_SYS_NAND_ONFI_DETECTION
|
2014-06-24 08:10:04 +00:00
|
|
|
struct nand_onfi_params onfi_params;
|
2011-02-25 00:01:34 +00:00
|
|
|
#endif
|
2014-07-15 14:08:43 +00:00
|
|
|
struct nand_jedec_params jedec_params;
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
int read_retries;
|
|
|
|
|
|
|
|
flstate_t state;
|
2007-10-31 12:53:06 +00:00
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
uint8_t *oob_poi;
|
|
|
|
struct nand_hw_control *controller;
|
|
|
|
struct nand_ecclayout *ecclayout;
|
2007-10-31 12:53:06 +00:00
|
|
|
|
|
|
|
struct nand_ecc_ctrl ecc;
|
|
|
|
struct nand_buffers *buffers;
|
|
|
|
struct nand_hw_control hwcontrol;
|
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
uint8_t *bbt;
|
|
|
|
struct nand_bbt_descr *bbt_td;
|
|
|
|
struct nand_bbt_descr *bbt_md;
|
2007-10-31 12:53:06 +00:00
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
struct nand_bbt_descr *badblock_pattern;
|
2007-10-31 12:53:06 +00:00
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
void *priv;
|
2003-03-26 06:55:25 +00:00
|
|
|
};
|
|
|
|
|
2002-11-02 23:30:20 +00:00
|
|
|
/*
|
|
|
|
* NAND Flash Manufacturer ID Codes
|
|
|
|
*/
|
|
|
|
#define NAND_MFR_TOSHIBA 0x98
|
|
|
|
#define NAND_MFR_SAMSUNG 0xec
|
2006-03-05 17:57:33 +00:00
|
|
|
#define NAND_MFR_FUJITSU 0x04
|
|
|
|
#define NAND_MFR_NATIONAL 0x8f
|
|
|
|
#define NAND_MFR_RENESAS 0x07
|
|
|
|
#define NAND_MFR_STMICRO 0x20
|
2007-10-31 12:53:06 +00:00
|
|
|
#define NAND_MFR_HYNIX 0xad
|
2007-05-24 10:12:47 +00:00
|
|
|
#define NAND_MFR_MICRON 0x2c
|
2008-10-24 21:20:43 +00:00
|
|
|
#define NAND_MFR_AMD 0x01
|
2013-01-14 03:46:50 +00:00
|
|
|
#define NAND_MFR_MACRONIX 0xc2
|
|
|
|
#define NAND_MFR_EON 0x92
|
2014-06-24 08:10:04 +00:00
|
|
|
#define NAND_MFR_SANDISK 0x45
|
|
|
|
#define NAND_MFR_INTEL 0x89
|
2015-06-27 00:03:26 +00:00
|
|
|
#define NAND_MFR_ATO 0x9b
|
2014-06-24 08:10:04 +00:00
|
|
|
|
|
|
|
/* The maximum expected count of bytes in the NAND ID sequence */
|
|
|
|
#define NAND_MAX_ID_LEN 8
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A helper for defining older NAND chips where the second ID byte fully
|
|
|
|
* defined the chip, including the geometry (chip size, eraseblock size, page
|
|
|
|
* size). All these chips have 512 bytes NAND page size.
|
|
|
|
*/
|
|
|
|
#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
|
|
|
|
{ .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
|
|
|
|
.chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
|
|
|
|
|
|
|
|
/*
|
|
|
|
* A helper for defining newer chips which report their page size and
|
|
|
|
* eraseblock size via the extended ID bytes.
|
|
|
|
*
|
|
|
|
* The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
|
|
|
|
* EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
|
|
|
|
* device ID now only represented a particular total chip size (and voltage,
|
|
|
|
* buswidth), and the page size, eraseblock size, and OOB size could vary while
|
|
|
|
* using the same device ID.
|
|
|
|
*/
|
|
|
|
#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
|
|
|
|
{ .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
|
|
|
|
.options = (opts) }
|
|
|
|
|
|
|
|
#define NAND_ECC_INFO(_strength, _step) \
|
|
|
|
{ .strength_ds = (_strength), .step_ds = (_step) }
|
|
|
|
#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
|
|
|
|
#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
|
2002-11-02 23:30:20 +00:00
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/**
|
|
|
|
* struct nand_flash_dev - NAND Flash Device ID Structure
|
2014-06-24 08:10:04 +00:00
|
|
|
* @name: a human-readable name of the NAND chip
|
|
|
|
* @dev_id: the device ID (the second byte of the full chip ID array)
|
|
|
|
* @mfr_id: manufecturer ID part of the full chip ID array (refers the same
|
|
|
|
* memory address as @id[0])
|
|
|
|
* @dev_id: device ID part of the full chip ID array (refers the same memory
|
|
|
|
* address as @id[1])
|
|
|
|
* @id: full device ID array
|
|
|
|
* @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
|
|
|
|
* well as the eraseblock size) is determined from the extended NAND
|
|
|
|
* chip ID array)
|
|
|
|
* @chipsize: total chip size in MiB
|
|
|
|
* @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
|
|
|
|
* @options: stores various chip bit options
|
|
|
|
* @id_len: The valid length of the @id.
|
|
|
|
* @oobsize: OOB size
|
2015-06-27 00:03:26 +00:00
|
|
|
* @ecc: ECC correctability and step information from the datasheet.
|
2014-06-24 08:10:04 +00:00
|
|
|
* @ecc.strength_ds: The ECC correctability from the datasheet, same as the
|
|
|
|
* @ecc_strength_ds in nand_chip{}.
|
|
|
|
* @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
|
|
|
|
* @ecc_step_ds in nand_chip{}, also from the datasheet.
|
|
|
|
* For example, the "4bit ECC for each 512Byte" can be set with
|
|
|
|
* NAND_ECC_INFO(4, 512).
|
2015-06-27 00:03:26 +00:00
|
|
|
* @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
|
|
|
|
* reset. Should be deduced from timings described
|
|
|
|
* in the datasheet.
|
|
|
|
*
|
2002-11-02 23:30:20 +00:00
|
|
|
*/
|
|
|
|
struct nand_flash_dev {
|
2006-03-05 17:57:33 +00:00
|
|
|
char *name;
|
2014-06-24 08:10:04 +00:00
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
uint8_t mfr_id;
|
|
|
|
uint8_t dev_id;
|
|
|
|
};
|
|
|
|
uint8_t id[NAND_MAX_ID_LEN];
|
|
|
|
};
|
|
|
|
unsigned int pagesize;
|
|
|
|
unsigned int chipsize;
|
|
|
|
unsigned int erasesize;
|
|
|
|
unsigned int options;
|
|
|
|
uint16_t id_len;
|
|
|
|
uint16_t oobsize;
|
|
|
|
struct {
|
|
|
|
uint16_t strength_ds;
|
|
|
|
uint16_t step_ds;
|
|
|
|
} ecc;
|
2015-06-27 00:03:26 +00:00
|
|
|
int onfi_timing_mode_default;
|
2002-11-02 23:30:20 +00:00
|
|
|
};
|
|
|
|
|
2006-03-05 17:57:33 +00:00
|
|
|
/**
|
|
|
|
* struct nand_manufacturers - NAND Flash Manufacturer ID Structure
|
|
|
|
* @name: Manufacturer name
|
2006-07-21 09:56:05 +00:00
|
|
|
* @id: manufacturer ID code of device.
|
2006-03-05 17:57:33 +00:00
|
|
|
*/
|
|
|
|
struct nand_manufacturers {
|
|
|
|
int id;
|
2011-10-12 07:32:02 +00:00
|
|
|
char *name;
|
2006-03-05 17:57:33 +00:00
|
|
|
};
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
extern struct nand_flash_dev nand_flash_ids[];
|
|
|
|
extern struct nand_manufacturers nand_manuf_ids[];
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
|
|
|
|
extern int nand_default_bbt(struct mtd_info *mtd);
|
2014-06-24 08:10:04 +00:00
|
|
|
extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
|
2014-05-21 22:06:12 +00:00
|
|
|
extern int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
|
2007-10-31 12:53:06 +00:00
|
|
|
extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
|
|
|
|
extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
|
|
|
|
int allowbbt);
|
|
|
|
extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
|
2011-10-12 07:32:02 +00:00
|
|
|
size_t *retlen, uint8_t *buf);
|
2006-03-05 17:57:33 +00:00
|
|
|
|
2003-03-26 06:55:25 +00:00
|
|
|
/*
|
|
|
|
* Constants for oob configuration
|
|
|
|
*/
|
2006-03-05 17:57:33 +00:00
|
|
|
#define NAND_SMALL_BADBLOCK_POS 5
|
|
|
|
#define NAND_LARGE_BADBLOCK_POS 0
|
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
/**
|
|
|
|
* struct platform_nand_chip - chip level device structure
|
|
|
|
* @nr_chips: max. number of chips to scan for
|
|
|
|
* @chip_offset: chip number offset
|
|
|
|
* @nr_partitions: number of partitions pointed to by partitions (or zero)
|
|
|
|
* @partitions: mtd partition list
|
|
|
|
* @chip_delay: R/B delay value in us
|
|
|
|
* @options: Option flags, e.g. 16bit buswidth
|
2013-01-14 03:46:50 +00:00
|
|
|
* @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
|
|
|
|
* @ecclayout: ECC layout info structure
|
2007-10-31 12:53:06 +00:00
|
|
|
* @part_probe_types: NULL-terminated array of probe types
|
|
|
|
*/
|
|
|
|
struct platform_nand_chip {
|
2011-10-12 07:32:02 +00:00
|
|
|
int nr_chips;
|
|
|
|
int chip_offset;
|
|
|
|
int nr_partitions;
|
|
|
|
struct mtd_partition *partitions;
|
|
|
|
struct nand_ecclayout *ecclayout;
|
|
|
|
int chip_delay;
|
|
|
|
unsigned int options;
|
2013-01-14 03:46:50 +00:00
|
|
|
unsigned int bbt_options;
|
2011-10-12 07:32:02 +00:00
|
|
|
const char **part_probe_types;
|
2007-10-31 12:53:06 +00:00
|
|
|
};
|
|
|
|
|
2011-10-12 07:32:02 +00:00
|
|
|
/* Keep gcc happy */
|
|
|
|
struct platform_device;
|
|
|
|
|
2007-10-31 12:53:06 +00:00
|
|
|
/**
|
|
|
|
* struct platform_nand_ctrl - controller level device structure
|
2014-06-24 08:10:04 +00:00
|
|
|
* @probe: platform specific function to probe/setup hardware
|
|
|
|
* @remove: platform specific function to remove/teardown hardware
|
2007-10-31 12:53:06 +00:00
|
|
|
* @hwcontrol: platform specific hardware control structure
|
|
|
|
* @dev_ready: platform specific function to read ready/busy pin
|
|
|
|
* @select_chip: platform specific chip select function
|
|
|
|
* @cmd_ctrl: platform specific function for controlling
|
|
|
|
* ALE/CLE/nCE. Also used to write command and address
|
2014-06-24 08:10:04 +00:00
|
|
|
* @write_buf: platform specific function for write buffer
|
|
|
|
* @read_buf: platform specific function for read buffer
|
|
|
|
* @read_byte: platform specific function to read one byte from chip
|
2007-10-31 12:53:06 +00:00
|
|
|
* @priv: private data to transport driver specific settings
|
|
|
|
*
|
|
|
|
* All fields are optional and depend on the hardware driver requirements
|
|
|
|
*/
|
|
|
|
struct platform_nand_ctrl {
|
2014-06-24 08:10:04 +00:00
|
|
|
int (*probe)(struct platform_device *pdev);
|
|
|
|
void (*remove)(struct platform_device *pdev);
|
2011-10-12 07:32:02 +00:00
|
|
|
void (*hwcontrol)(struct mtd_info *mtd, int cmd);
|
|
|
|
int (*dev_ready)(struct mtd_info *mtd);
|
|
|
|
void (*select_chip)(struct mtd_info *mtd, int chip);
|
|
|
|
void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
|
2014-06-24 08:10:04 +00:00
|
|
|
void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
|
|
|
|
void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
|
2013-01-14 03:46:50 +00:00
|
|
|
unsigned char (*read_byte)(struct mtd_info *mtd);
|
2011-10-12 07:32:02 +00:00
|
|
|
void *priv;
|
2007-10-31 12:53:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct platform_nand_data - container structure for platform-specific data
|
|
|
|
* @chip: chip level chip structure
|
|
|
|
* @ctrl: controller level device structure
|
|
|
|
*/
|
|
|
|
struct platform_nand_data {
|
2011-10-12 07:32:02 +00:00
|
|
|
struct platform_nand_chip chip;
|
|
|
|
struct platform_nand_ctrl ctrl;
|
2007-10-31 12:53:06 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Some helpers to access the data structures */
|
|
|
|
static inline
|
|
|
|
struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
|
|
|
|
{
|
|
|
|
struct nand_chip *chip = mtd->priv;
|
|
|
|
|
|
|
|
return chip->priv;
|
|
|
|
}
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
#ifdef CONFIG_SYS_NAND_ONFI_DETECTION
|
|
|
|
/* return the supported features. */
|
|
|
|
static inline int onfi_feature(struct nand_chip *chip)
|
|
|
|
{
|
|
|
|
return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
|
|
|
|
}
|
2011-10-31 06:34:44 +00:00
|
|
|
|
2013-01-14 03:46:50 +00:00
|
|
|
/* return the supported asynchronous timing mode. */
|
|
|
|
static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
|
|
|
|
{
|
|
|
|
if (!chip->onfi_version)
|
|
|
|
return ONFI_TIMING_MODE_UNKNOWN;
|
|
|
|
return le16_to_cpu(chip->onfi_params.async_timing_mode);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* return the supported synchronous timing mode. */
|
|
|
|
static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
|
|
|
|
{
|
|
|
|
if (!chip->onfi_version)
|
|
|
|
return ONFI_TIMING_MODE_UNKNOWN;
|
|
|
|
return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
/*
|
|
|
|
* Check if it is a SLC nand.
|
|
|
|
* The !nand_is_slc() can be used to check the MLC/TLC nand chips.
|
|
|
|
* We do not distinguish the MLC and TLC now.
|
|
|
|
*/
|
|
|
|
static inline bool nand_is_slc(struct nand_chip *chip)
|
|
|
|
{
|
|
|
|
return chip->bits_per_cell == 1;
|
|
|
|
}
|
|
|
|
|
mtd: nand: force NAND_CMD_READID onto 8-bit bus
As per following Sections in ONFI Spec, NAND_CMD_READID should use only
lower 8-bit for transfering command, address and data even on x16 NAND device.
*Section: Target Initialization"
"The Read ID and Read Parameter Page commands only use the lower 8-bits of the
data bus. The host shall not issue commands that use a word data width on x16
devices until the host determines the device supports a 16-bit data bus width
in the parameter page."
*Section: Bus Width Requirements*
"When the host supports a 16-bit bus width, only data is transferred at the
16-bit width. All address and command line transfers shall use only the lower
8-bits of the data bus. During command transfers, the host may place any value
on the upper 8-bits of the data bus. During address transfers, the host shall
set the upper 8-bits of the data bus to 00h."
Thus porting following commit from linux-kernel to ensure that column address
is not altered to align to x16 bus when issuing NAND_CMD_READID command.
commit 3dad2344e92c6e1aeae42df1c4824f307c51bcc7
mtd: nand: force NAND_CMD_READID onto 8-bit bus
Author: Brian Norris <computersforpeace@gmail.com> (preserving authorship)
The NAND command helpers tend to automatically shift the column address
for x16 bus devices, since most commands expect a word address, not a
byte address. The Read ID command, however, expects an 8-bit address
(i.e., 0x00, 0x20, or 0x40 should not be translated to 0x00, 0x10, or
0x20).
This fixes the column address for a few drivers which imitate the
nand_base defaults.
Signed-off-by: Pekon Gupta <pekon@ti.com>
2014-05-05 19:16:17 +00:00
|
|
|
/**
|
|
|
|
* Check if the opcode's address should be sent only on the lower 8 bits
|
|
|
|
* @command: opcode to check
|
|
|
|
*/
|
|
|
|
static inline int nand_opcode_8bits(unsigned int command)
|
|
|
|
{
|
2014-05-05 19:16:18 +00:00
|
|
|
switch (command) {
|
|
|
|
case NAND_CMD_READID:
|
|
|
|
case NAND_CMD_PARAM:
|
|
|
|
case NAND_CMD_GET_FEATURES:
|
|
|
|
case NAND_CMD_SET_FEATURES:
|
|
|
|
return 1;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return 0;
|
mtd: nand: force NAND_CMD_READID onto 8-bit bus
As per following Sections in ONFI Spec, NAND_CMD_READID should use only
lower 8-bit for transfering command, address and data even on x16 NAND device.
*Section: Target Initialization"
"The Read ID and Read Parameter Page commands only use the lower 8-bits of the
data bus. The host shall not issue commands that use a word data width on x16
devices until the host determines the device supports a 16-bit data bus width
in the parameter page."
*Section: Bus Width Requirements*
"When the host supports a 16-bit bus width, only data is transferred at the
16-bit width. All address and command line transfers shall use only the lower
8-bits of the data bus. During command transfers, the host may place any value
on the upper 8-bits of the data bus. During address transfers, the host shall
set the upper 8-bits of the data bus to 00h."
Thus porting following commit from linux-kernel to ensure that column address
is not altered to align to x16 bus when issuing NAND_CMD_READID command.
commit 3dad2344e92c6e1aeae42df1c4824f307c51bcc7
mtd: nand: force NAND_CMD_READID onto 8-bit bus
Author: Brian Norris <computersforpeace@gmail.com> (preserving authorship)
The NAND command helpers tend to automatically shift the column address
for x16 bus devices, since most commands expect a word address, not a
byte address. The Read ID command, however, expects an 8-bit address
(i.e., 0x00, 0x20, or 0x40 should not be translated to 0x00, 0x10, or
0x20).
This fixes the column address for a few drivers which imitate the
nand_base defaults.
Signed-off-by: Pekon Gupta <pekon@ti.com>
2014-05-05 19:16:17 +00:00
|
|
|
}
|
|
|
|
|
2014-07-15 14:08:43 +00:00
|
|
|
/* return the supported JEDEC features. */
|
|
|
|
static inline int jedec_feature(struct nand_chip *chip)
|
|
|
|
{
|
|
|
|
return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
|
|
|
|
: 0;
|
|
|
|
}
|
|
|
|
|
2014-06-24 08:10:04 +00:00
|
|
|
/* Standard NAND functions from nand_base.c */
|
|
|
|
void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
|
|
|
|
void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
|
|
|
|
void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
|
|
|
|
void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
|
|
|
|
uint8_t nand_read_byte(struct mtd_info *mtd);
|
2015-06-27 00:03:26 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* struct nand_sdr_timings - SDR NAND chip timings
|
|
|
|
*
|
|
|
|
* This struct defines the timing requirements of a SDR NAND chip.
|
|
|
|
* These informations can be found in every NAND datasheets and the timings
|
|
|
|
* meaning are described in the ONFI specifications:
|
|
|
|
* www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
|
|
|
|
* Parameters)
|
|
|
|
*
|
|
|
|
* All these timings are expressed in picoseconds.
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct nand_sdr_timings {
|
|
|
|
u32 tALH_min;
|
|
|
|
u32 tADL_min;
|
|
|
|
u32 tALS_min;
|
|
|
|
u32 tAR_min;
|
|
|
|
u32 tCEA_max;
|
|
|
|
u32 tCEH_min;
|
|
|
|
u32 tCH_min;
|
|
|
|
u32 tCHZ_max;
|
|
|
|
u32 tCLH_min;
|
|
|
|
u32 tCLR_min;
|
|
|
|
u32 tCLS_min;
|
|
|
|
u32 tCOH_min;
|
|
|
|
u32 tCS_min;
|
|
|
|
u32 tDH_min;
|
|
|
|
u32 tDS_min;
|
|
|
|
u32 tFEAT_max;
|
|
|
|
u32 tIR_min;
|
|
|
|
u32 tITC_max;
|
|
|
|
u32 tRC_min;
|
|
|
|
u32 tREA_max;
|
|
|
|
u32 tREH_min;
|
|
|
|
u32 tRHOH_min;
|
|
|
|
u32 tRHW_min;
|
|
|
|
u32 tRHZ_max;
|
|
|
|
u32 tRLOH_min;
|
|
|
|
u32 tRP_min;
|
|
|
|
u32 tRR_min;
|
|
|
|
u64 tRST_max;
|
|
|
|
u32 tWB_max;
|
|
|
|
u32 tWC_min;
|
|
|
|
u32 tWH_min;
|
|
|
|
u32 tWHR_min;
|
|
|
|
u32 tWP_min;
|
|
|
|
u32 tWW_min;
|
|
|
|
};
|
|
|
|
|
|
|
|
/* get timing characteristics from ONFI timing mode. */
|
|
|
|
const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
|
2002-11-02 23:30:20 +00:00
|
|
|
#endif /* __LINUX_MTD_NAND_H */
|