2008-06-23 11:57:52 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2008 Miromico AG
|
|
|
|
*
|
|
|
|
* Mostly copied form atmel ATNGW100 sources
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2008-06-23 11:57:52 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2008-09-01 05:22:04 +00:00
|
|
|
#include <netdev.h>
|
2008-06-23 11:57:52 +00:00
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/sdram.h>
|
|
|
|
#include <asm/arch/clk.h>
|
|
|
|
#include <asm/arch/hmatrix.h>
|
2010-11-04 23:15:30 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
2010-08-12 06:52:54 +00:00
|
|
|
#include <asm/arch/mmu.h>
|
2008-08-29 19:09:49 +00:00
|
|
|
#include <asm/arch/portmux.h>
|
2008-06-23 11:57:52 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2010-08-12 06:52:54 +00:00
|
|
|
struct mmu_vm_range mmu_vmr_table[CONFIG_SYS_NR_VM_REGIONS] = {
|
|
|
|
{
|
2015-02-06 22:06:42 +00:00
|
|
|
.virt_pgno = CONFIG_SYS_FLASH_BASE >> MMU_PAGE_SHIFT,
|
|
|
|
.nr_pages = CONFIG_SYS_FLASH_SIZE >> MMU_PAGE_SHIFT,
|
|
|
|
.phys = (CONFIG_SYS_FLASH_BASE >> MMU_PAGE_SHIFT)
|
2010-08-12 06:52:54 +00:00
|
|
|
| MMU_VMR_CACHE_NONE,
|
|
|
|
}, {
|
2015-02-06 22:06:42 +00:00
|
|
|
.virt_pgno = CONFIG_SYS_SDRAM_BASE >> MMU_PAGE_SHIFT,
|
|
|
|
.nr_pages = EBI_SDRAM_SIZE >> MMU_PAGE_SHIFT,
|
|
|
|
.phys = (CONFIG_SYS_SDRAM_BASE >> MMU_PAGE_SHIFT)
|
2010-08-12 06:52:54 +00:00
|
|
|
| MMU_VMR_CACHE_WRBACK,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2008-06-23 11:57:52 +00:00
|
|
|
static const struct sdram_config sdram_config = {
|
|
|
|
.data_bits = SDRAM_DATA_32BIT,
|
|
|
|
.row_bits = 13,
|
|
|
|
.col_bits = 9,
|
|
|
|
.bank_bits = 2,
|
|
|
|
.cas = 3,
|
|
|
|
.twr = 2,
|
|
|
|
.trc = 7,
|
|
|
|
.trp = 2,
|
|
|
|
.trcd = 2,
|
|
|
|
.tras = 5,
|
|
|
|
.txsr = 5,
|
|
|
|
/* 7.81 us */
|
|
|
|
.refresh_period = (781 * (SDRAMC_BUS_HZ / 1000)) / 100000,
|
|
|
|
};
|
|
|
|
|
|
|
|
#ifdef CONFIG_CMD_NET
|
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
2010-11-04 23:15:31 +00:00
|
|
|
return macb_eth_initialize(0, (void *)ATMEL_BASE_MACB0,
|
|
|
|
bis->bi_phy_id[0]);
|
2008-06-23 11:57:52 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
/* Enable SDRAM in the EBI mux */
|
|
|
|
hmatrix_slave_write(EBI, SFR, HMATRIX_BIT(EBI_SDRAM_ENABLE));
|
|
|
|
|
2008-08-29 19:09:49 +00:00
|
|
|
portmux_enable_ebi(32, 23, 0, PORTMUX_DRIVE_HIGH);
|
2015-02-06 22:06:43 +00:00
|
|
|
sdram_init(uncached(EBI_SDRAM_BASE), &sdram_config);
|
|
|
|
|
2008-08-29 19:09:49 +00:00
|
|
|
portmux_enable_usart1(PORTMUX_DRIVE_MIN);
|
2008-06-23 11:57:52 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_MACB)
|
2008-08-29 19:09:49 +00:00
|
|
|
portmux_enable_macb0(PORTMUX_MACB_MII, PORTMUX_DRIVE_HIGH);
|
2008-06-23 11:57:52 +00:00
|
|
|
#endif
|
|
|
|
#if defined(CONFIG_MMC)
|
2008-08-29 19:09:49 +00:00
|
|
|
portmux_enable_mmci(0, PORTMUX_MMCI_4BIT, PORTMUX_DRIVE_LOW);
|
2008-06-23 11:57:52 +00:00
|
|
|
#endif
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-08-31 16:46:35 +00:00
|
|
|
int board_early_init_r(void)
|
2008-06-23 11:57:52 +00:00
|
|
|
{
|
|
|
|
gd->bd->bi_phy_id[0] = 0x01;
|
2008-08-31 16:46:35 +00:00
|
|
|
return 0;
|
2008-06-23 11:57:52 +00:00
|
|
|
}
|
|
|
|
|
2008-08-31 16:24:24 +00:00
|
|
|
int board_postclk_init(void)
|
2008-06-23 11:57:52 +00:00
|
|
|
{
|
|
|
|
/* Hammerhead boards uses GCLK3 as 25MHz output to ethernet PHY */
|
2008-08-31 16:07:35 +00:00
|
|
|
gclk_enable_output(3, PORTMUX_DRIVE_LOW);
|
|
|
|
gclk_set_rate(3, GCLK_PARENT_OSC0, 25000000);
|
2008-08-31 16:24:24 +00:00
|
|
|
return 0;
|
2008-06-23 11:57:52 +00:00
|
|
|
}
|