2014-04-04 17:16:53 +00:00
|
|
|
/*
|
2014-06-07 01:22:52 +00:00
|
|
|
* NAND Flash Driver
|
2014-04-04 17:16:53 +00:00
|
|
|
*
|
2014-06-07 01:22:52 +00:00
|
|
|
* Copyright (C) 2006-2014 Texas Instruments.
|
2014-04-04 17:16:53 +00:00
|
|
|
*
|
2014-06-07 01:22:52 +00:00
|
|
|
* Based on Linux DaVinci NAND driver by TI.
|
2014-04-04 17:16:53 +00:00
|
|
|
*/
|
|
|
|
|
2014-06-07 01:22:52 +00:00
|
|
|
#ifndef _DAVINCI_NAND_H_
|
|
|
|
#define _DAVINCI_NAND_H_
|
|
|
|
|
2014-04-04 17:16:53 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
|
|
|
|
2021-09-27 15:42:39 +00:00
|
|
|
#define NAND_READ_START 0x00
|
|
|
|
#define NAND_READ_END 0x30
|
|
|
|
#define NAND_STATUS 0x70
|
2014-06-07 01:22:52 +00:00
|
|
|
|
|
|
|
#define MASK_CLE 0x10
|
|
|
|
#define MASK_ALE 0x08
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_NAND_MASK_CLE
|
|
|
|
#undef MASK_CLE
|
|
|
|
#define MASK_CLE CONFIG_SYS_NAND_MASK_CLE
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_NAND_MASK_ALE
|
|
|
|
#undef MASK_ALE
|
|
|
|
#define MASK_ALE CONFIG_SYS_NAND_MASK_ALE
|
|
|
|
#endif
|
|
|
|
|
2014-04-04 17:16:53 +00:00
|
|
|
struct davinci_emif_regs {
|
|
|
|
uint32_t ercsr;
|
|
|
|
uint32_t awccr;
|
|
|
|
uint32_t sdbcr;
|
|
|
|
uint32_t sdrcr;
|
2014-06-07 01:22:52 +00:00
|
|
|
union {
|
|
|
|
uint32_t abncr[4];
|
2016-06-02 03:19:26 +00:00
|
|
|
struct {
|
|
|
|
uint32_t ab1cr;
|
|
|
|
uint32_t ab2cr;
|
|
|
|
uint32_t ab3cr;
|
|
|
|
uint32_t ab4cr;
|
|
|
|
};
|
2014-06-07 01:22:52 +00:00
|
|
|
};
|
2014-04-04 17:16:53 +00:00
|
|
|
uint32_t sdtimr;
|
|
|
|
uint32_t ddrsr;
|
|
|
|
uint32_t ddrphycr;
|
|
|
|
uint32_t ddrphysr;
|
|
|
|
uint32_t totar;
|
|
|
|
uint32_t totactr;
|
|
|
|
uint32_t ddrphyid_rev;
|
|
|
|
uint32_t sdsretr;
|
|
|
|
uint32_t eirr;
|
|
|
|
uint32_t eimr;
|
|
|
|
uint32_t eimsr;
|
|
|
|
uint32_t eimcr;
|
|
|
|
uint32_t ioctrlr;
|
|
|
|
uint32_t iostatr;
|
|
|
|
uint32_t rsvd0;
|
|
|
|
uint32_t one_nand_cr;
|
|
|
|
uint32_t nandfcr;
|
|
|
|
uint32_t nandfsr;
|
|
|
|
uint32_t rsvd1[2];
|
|
|
|
uint32_t nandfecc[4];
|
|
|
|
uint32_t rsvd2[15];
|
|
|
|
uint32_t nand4biteccload;
|
|
|
|
uint32_t nand4bitecc[4];
|
|
|
|
uint32_t nanderradd1;
|
|
|
|
uint32_t nanderradd2;
|
|
|
|
uint32_t nanderrval1;
|
|
|
|
uint32_t nanderrval2;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define davinci_emif_regs \
|
|
|
|
((struct davinci_emif_regs *)DAVINCI_ASYNC_EMIF_CNTRL_BASE)
|
|
|
|
|
|
|
|
#define DAVINCI_NANDFCR_NAND_ENABLE(n) (1 << ((n) - 2))
|
|
|
|
#define DAVINCI_NANDFCR_4BIT_ECC_SEL_MASK (3 << 4)
|
|
|
|
#define DAVINCI_NANDFCR_4BIT_ECC_SEL(n) (((n) - 2) << 4)
|
|
|
|
#define DAVINCI_NANDFCR_1BIT_ECC_START(n) (1 << (8 + ((n) - 2)))
|
|
|
|
#define DAVINCI_NANDFCR_4BIT_ECC_START (1 << 12)
|
|
|
|
#define DAVINCI_NANDFCR_4BIT_CALC_START (1 << 13)
|
2014-06-07 01:22:52 +00:00
|
|
|
#define DAVINCI_NANDFCR_CS2NAND (1 << 0)
|
2014-04-04 17:16:53 +00:00
|
|
|
|
|
|
|
/* Chip Select setup */
|
|
|
|
#define DAVINCI_ABCR_STROBE_SELECT (1 << 31)
|
|
|
|
#define DAVINCI_ABCR_EXT_WAIT (1 << 30)
|
2014-06-07 01:22:52 +00:00
|
|
|
#define DAVINCI_ABCR_WSETUP(n) (n << 26)
|
|
|
|
#define DAVINCI_ABCR_WSTROBE(n) (n << 20)
|
|
|
|
#define DAVINCI_ABCR_WHOLD(n) (n << 17)
|
|
|
|
#define DAVINCI_ABCR_RSETUP(n) (n << 13)
|
|
|
|
#define DAVINCI_ABCR_RSTROBE(n) (n << 7)
|
|
|
|
#define DAVINCI_ABCR_RHOLD(n) (n << 4)
|
|
|
|
#define DAVINCI_ABCR_TA(n) (n << 2)
|
2014-04-04 17:16:53 +00:00
|
|
|
#define DAVINCI_ABCR_ASIZE_16BIT 1
|
|
|
|
#define DAVINCI_ABCR_ASIZE_8BIT 0
|
|
|
|
|
|
|
|
#endif
|