2019-07-09 14:05:55 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
|
|
|
* (C) Copyright 2019 Rockchip Electronics Co., Ltd
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <debug_uart.h>
|
|
|
|
#include <dm.h>
|
2019-12-28 17:45:07 +00:00
|
|
|
#include <hang.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2019-07-09 14:05:55 +00:00
|
|
|
#include <ram.h>
|
|
|
|
#include <spl.h>
|
|
|
|
#include <version.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch-rockchip/bootrom.h>
|
2020-05-10 17:40:13 +00:00
|
|
|
#include <linux/bitops.h>
|
2019-07-09 14:05:55 +00:00
|
|
|
|
|
|
|
#define TIMER_LOAD_COUNT_L 0x00
|
|
|
|
#define TIMER_LOAD_COUNT_H 0x04
|
|
|
|
#define TIMER_CONTROL_REG 0x10
|
|
|
|
#define TIMER_EN 0x1
|
|
|
|
#define TIMER_FMODE BIT(0)
|
|
|
|
#define TIMER_RMODE BIT(1)
|
|
|
|
|
|
|
|
__weak void rockchip_stimer_init(void)
|
|
|
|
{
|
|
|
|
/* If Timer already enabled, don't re-init it */
|
|
|
|
u32 reg = readl(CONFIG_ROCKCHIP_STIMER_BASE + TIMER_CONTROL_REG);
|
|
|
|
|
|
|
|
if (reg & TIMER_EN)
|
|
|
|
return;
|
|
|
|
|
|
|
|
#ifndef CONFIG_ARM64
|
|
|
|
asm volatile("mcr p15, 0, %0, c14, c0, 0"
|
|
|
|
: : "r"(COUNTER_FREQUENCY));
|
|
|
|
#endif
|
|
|
|
|
|
|
|
writel(0, CONFIG_ROCKCHIP_STIMER_BASE + TIMER_CONTROL_REG);
|
|
|
|
writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE);
|
|
|
|
writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE + 4);
|
|
|
|
writel(TIMER_EN | TIMER_FMODE, CONFIG_ROCKCHIP_STIMER_BASE +
|
|
|
|
TIMER_CONTROL_REG);
|
|
|
|
}
|
|
|
|
|
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
|
|
|
struct udevice *dev;
|
|
|
|
int ret;
|
|
|
|
|
2019-07-19 13:23:11 +00:00
|
|
|
#if defined(CONFIG_DEBUG_UART) && defined(CONFIG_TPL_SERIAL_SUPPORT)
|
2019-07-09 14:05:55 +00:00
|
|
|
/*
|
|
|
|
* Debug UART can be used from here if required:
|
|
|
|
*
|
|
|
|
* debug_uart_init();
|
|
|
|
* printch('a');
|
|
|
|
* printhex8(0x1234);
|
|
|
|
* printascii("string");
|
|
|
|
*/
|
|
|
|
debug_uart_init();
|
2019-07-19 13:23:55 +00:00
|
|
|
#ifdef CONFIG_TPL_BANNER_PRINT
|
2019-07-09 14:05:55 +00:00
|
|
|
printascii("\nU-Boot TPL " PLAIN_VERSION " (" U_BOOT_DATE " - " \
|
|
|
|
U_BOOT_TIME ")\n");
|
2019-07-19 13:23:55 +00:00
|
|
|
#endif
|
2019-07-09 14:05:55 +00:00
|
|
|
#endif
|
|
|
|
ret = spl_early_init();
|
|
|
|
if (ret) {
|
|
|
|
debug("spl_early_init() failed: %d\n", ret);
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Init secure timer */
|
|
|
|
rockchip_stimer_init();
|
|
|
|
/* Init ARM arch timer in arch/arm/cpu/ */
|
|
|
|
timer_init();
|
|
|
|
|
|
|
|
ret = uclass_get_device(UCLASS_RAM, 0, &dev);
|
|
|
|
if (ret) {
|
|
|
|
printf("DRAM init failed: %d\n", ret);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-08-07 06:40:53 +00:00
|
|
|
int board_return_to_bootrom(struct spl_image_info *spl_image,
|
|
|
|
struct spl_boot_device *bootdev)
|
2019-07-09 14:05:55 +00:00
|
|
|
{
|
|
|
|
back_to_bootrom(BROM_BOOT_NEXTSTAGE);
|
2019-08-07 06:40:53 +00:00
|
|
|
|
|
|
|
return 0;
|
2019-07-09 14:05:55 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
u32 spl_boot_device(void)
|
|
|
|
{
|
|
|
|
return BOOT_DEVICE_BOOTROM;
|
|
|
|
}
|