2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2012-12-23 19:25:27 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2011-2012 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* B4860 QDS board configuration file
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_RAMBOOT_PBL
|
2014-04-08 13:43:44 +00:00
|
|
|
#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
|
|
|
|
#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
|
|
|
|
#ifndef CONFIG_NAND
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
|
|
|
|
#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
|
2014-04-08 13:43:44 +00:00
|
|
|
#else
|
|
|
|
#define CONFIG_SPL_FLUSH_IMAGE
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
|
|
|
|
#define CONFIG_SPL_PAD_TO 0x40000
|
|
|
|
#define CONFIG_SPL_MAX_SIZE 0x28000
|
|
|
|
#define RESET_VECTOR_OFFSET 0x27FFC
|
|
|
|
#define BOOT_PAGE_OFFSET 0x27000
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
|
|
|
|
#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
|
|
|
|
#define CONFIG_SPL_NAND_BOOT
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_SPL_SKIP_RELOCATE
|
|
|
|
#define CONFIG_SPL_COMMON_INIT_DDR
|
|
|
|
#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
|
|
|
|
#endif
|
|
|
|
#endif
|
2012-12-23 19:25:27 +00:00
|
|
|
#endif
|
|
|
|
|
2013-05-07 08:30:48 +00:00
|
|
|
#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
|
|
|
|
/* Set 1M boot space */
|
|
|
|
#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
|
|
|
|
#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
|
|
|
|
(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
|
|
|
|
#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
|
|
|
|
#endif
|
|
|
|
|
2012-12-23 19:25:27 +00:00
|
|
|
/* High Level Configuration Options */
|
|
|
|
#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
|
|
|
|
|
|
|
|
#ifndef CONFIG_RESET_VECTOR_ADDRESS
|
|
|
|
#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
|
2016-12-28 16:43:45 +00:00
|
|
|
#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
|
2016-05-03 23:52:49 +00:00
|
|
|
#define CONFIG_PCIE1 /* PCIE controller 1 */
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
|
|
|
|
#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
|
|
|
|
|
2016-11-18 19:56:57 +00:00
|
|
|
#ifndef CONFIG_ARCH_B4420
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SYS_SRIO
|
|
|
|
#define CONFIG_SRIO1 /* SRIO port 1 */
|
|
|
|
#define CONFIG_SRIO2 /* SRIO port 2 */
|
2013-05-07 08:30:47 +00:00
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_MASTER
|
2012-12-23 19:25:27 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* I2C bus multiplexer */
|
|
|
|
#define I2C_MUX_PCA_ADDR 0x77
|
|
|
|
|
|
|
|
/* VSC Crossbar switches */
|
|
|
|
#define CONFIG_VSC_CROSSBAR
|
|
|
|
#define I2C_CH_DEFAULT 0x8
|
|
|
|
#define I2C_CH_VSC3316 0xc
|
|
|
|
#define I2C_CH_VSC3308 0xd
|
|
|
|
|
|
|
|
#define VSC3316_TX_ADDRESS 0x70
|
|
|
|
#define VSC3316_RX_ADDRESS 0x71
|
|
|
|
#define VSC3308_TX_ADDRESS 0x02
|
|
|
|
#define VSC3308_RX_ADDRESS 0x03
|
|
|
|
|
2013-07-02 09:13:53 +00:00
|
|
|
/* IDT clock synthesizers */
|
|
|
|
#define CONFIG_IDT8T49N222A
|
|
|
|
#define I2C_CH_IDT 0x9
|
|
|
|
|
|
|
|
#define IDT_SERDES1_ADDRESS 0x6E
|
|
|
|
#define IDT_SERDES2_ADDRESS 0x6C
|
|
|
|
|
2014-04-11 08:42:40 +00:00
|
|
|
/* Voltage monitor on channel 2*/
|
|
|
|
#define I2C_MUX_CH_VOL_MONITOR 0xa
|
|
|
|
#define I2C_VOL_MONITOR_ADDR 0x40
|
|
|
|
#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
|
|
|
|
#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
|
|
|
|
#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
|
|
|
|
|
|
|
|
#define CONFIG_ZM7300
|
|
|
|
#define I2C_MUX_CH_DPM 0xa
|
|
|
|
#define I2C_DPM_ADDR 0x28
|
|
|
|
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
|
|
|
#if defined(CONFIG_SPIFLASH)
|
|
|
|
#define CONFIG_ENV_SPI_BUS 0
|
|
|
|
#define CONFIG_ENV_SPI_CS 0
|
|
|
|
#define CONFIG_ENV_SPI_MAX_HZ 10000000
|
|
|
|
#define CONFIG_ENV_SPI_MODE 0
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
|
|
|
|
#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
|
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x10000
|
|
|
|
#elif defined(CONFIG_SDCARD)
|
|
|
|
#define CONFIG_SYS_MMC_ENV_DEV 0
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
|
#define CONFIG_ENV_OFFSET (512 * 1097)
|
|
|
|
#elif defined(CONFIG_NAND)
|
2014-04-08 13:43:44 +00:00
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
|
#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
|
2013-05-07 08:30:48 +00:00
|
|
|
#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
|
|
|
|
#define CONFIG_ENV_ADDR 0xffe20000
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
|
#elif defined(CONFIG_ENV_IS_NOWHERE)
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
2012-12-23 19:25:27 +00:00
|
|
|
#else
|
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
unsigned long get_board_sys_clk(void);
|
|
|
|
unsigned long get_board_ddr_clk(void);
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
|
|
|
|
#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These can be toggled for performance analysis, otherwise use default.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_CACHE_STASHING
|
|
|
|
#define CONFIG_BTB /* toggle branch predition */
|
|
|
|
#define CONFIG_DDR_ECC
|
|
|
|
#ifdef CONFIG_DDR_ECC
|
|
|
|
#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
|
|
|
|
#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_ENABLE_36BIT_PHYS
|
|
|
|
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_ADDR_MAP
|
|
|
|
#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x00400000
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Config the L3 Cache as L3 SRAM
|
|
|
|
*/
|
2014-04-08 13:43:44 +00:00
|
|
|
#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
|
|
|
|
#define CONFIG_SYS_L3_SIZE 256 << 10
|
|
|
|
#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
|
|
|
|
#ifdef CONFIG_NAND
|
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
|
|
|
|
#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
|
|
|
|
#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
|
2012-12-23 19:25:27 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_DCSRBAR 0xf0000000
|
|
|
|
#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* EEPROM */
|
2014-09-04 10:47:09 +00:00
|
|
|
#define CONFIG_ID_EEPROM
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SYS_I2C_EEPROM_NXID
|
|
|
|
#define CONFIG_SYS_EEPROM_BUS_NUM 0
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
|
|
|
|
|
|
|
|
/*
|
|
|
|
* DDR Setup
|
|
|
|
*/
|
|
|
|
#define CONFIG_VERY_BIG_RAM
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
|
|
|
|
|
|
|
|
#define CONFIG_DIMM_SLOTS_PER_CTLR 1
|
|
|
|
#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
|
|
|
|
|
|
|
|
#define CONFIG_DDR_SPD
|
|
|
|
#define CONFIG_SYS_DDR_RAW_TIMING
|
2014-04-08 13:43:44 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_FSL_DDR_INTERACTIVE
|
2014-04-08 13:43:44 +00:00
|
|
|
#endif
|
2012-12-23 19:25:27 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_SPD_BUS_NUM 0
|
|
|
|
#define SPD_EEPROM_ADDRESS1 0x51
|
|
|
|
#define SPD_EEPROM_ADDRESS2 0x53
|
|
|
|
|
|
|
|
#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
|
|
|
|
#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IFC Definitions
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xe0000000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
|
|
|
|
#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
|
|
|
|
+ 0x8000000) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
|
|
|
|
#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
|
|
|
|
/* NOR Flash Timing Params */
|
|
|
|
#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
|
|
|
|
#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) | \
|
2013-05-17 08:10:52 +00:00
|
|
|
FTIM0_NOR_TEADC(0x04) | \
|
2012-12-23 19:25:27 +00:00
|
|
|
FTIM0_NOR_TEAHC(0x20))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
|
|
|
|
FTIM1_NOR_TRAD_NOR(0x1A) |\
|
|
|
|
FTIM1_NOR_TSEQRAD_NOR(0x13))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x01) | \
|
|
|
|
FTIM2_NOR_TCH(0x0E) | \
|
|
|
|
FTIM2_NOR_TWPH(0x0E) | \
|
|
|
|
FTIM2_NOR_TWP(0x1c))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM3 0x0
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH_QUIET_TEST
|
|
|
|
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH_EMPTY_INFO
|
|
|
|
#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
|
|
|
|
+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
|
|
|
|
|
|
|
|
#define CONFIG_FSL_QIXIS /* use common QIXIS code */
|
|
|
|
#define CONFIG_FSL_QIXIS_V2
|
|
|
|
#define QIXIS_BASE 0xffdf0000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
|
|
|
|
#else
|
|
|
|
#define QIXIS_BASE_PHYS QIXIS_BASE
|
|
|
|
#endif
|
|
|
|
#define QIXIS_LBMAP_SWITCH 0x01
|
|
|
|
#define QIXIS_LBMAP_MASK 0x0f
|
|
|
|
#define QIXIS_LBMAP_SHIFT 0
|
|
|
|
#define QIXIS_LBMAP_DFLTBANK 0x00
|
|
|
|
#define QIXIS_LBMAP_ALTBANK 0x02
|
|
|
|
#define QIXIS_RST_CTL_RESET 0x31
|
|
|
|
#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
|
|
|
|
#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
|
|
|
|
#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
|
|
|
|
|
|
|
|
#define CONFIG_SYS_CSPR3_EXT (0xf)
|
|
|
|
#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
|
|
|
|
| CSPR_PORT_SIZE_8 \
|
|
|
|
| CSPR_MSEL_GPCM \
|
|
|
|
| CSPR_V)
|
|
|
|
#define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024)
|
|
|
|
#define CONFIG_SYS_CSOR3 0x0
|
|
|
|
/* QIXIS Timing parameters for IFC CS3 */
|
|
|
|
#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
|
|
|
|
FTIM0_GPCM_TEADC(0x0e) | \
|
|
|
|
FTIM0_GPCM_TEAHC(0x0e))
|
|
|
|
#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
|
|
|
|
FTIM1_GPCM_TRAD(0x1f))
|
|
|
|
#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
|
2014-06-26 06:41:33 +00:00
|
|
|
FTIM2_GPCM_TCH(0x8) | \
|
2012-12-23 19:25:27 +00:00
|
|
|
FTIM2_GPCM_TWP(0x1f))
|
|
|
|
#define CONFIG_SYS_CS3_FTIM3 0x0
|
|
|
|
|
|
|
|
/* NAND Flash on IFC */
|
|
|
|
#define CONFIG_NAND_FSL_IFC
|
2013-12-17 19:21:09 +00:00
|
|
|
#define CONFIG_SYS_NAND_MAX_ECCPOS 256
|
|
|
|
#define CONFIG_SYS_NAND_MAX_OOBFREE 2
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SYS_NAND_BASE 0xff800000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
|
|
|
|
#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
|
|
|
|
| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
|
|
|
|
| CSPR_MSEL_NAND /* MSEL = NAND */ \
|
|
|
|
| CSPR_V)
|
|
|
|
#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
|
|
|
|
| CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
|
|
|
|
| CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
|
|
|
|
| CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
|
|
|
|
| CSOR_NAND_PGS_2K /* Page Size = 2K */ \
|
|
|
|
| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
|
|
|
|
| CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_ONFI_DETECTION
|
|
|
|
|
|
|
|
/* ONFI NAND Flash mode0 Timing Params */
|
|
|
|
#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
|
|
|
|
FTIM0_NAND_TWP(0x18) | \
|
|
|
|
FTIM0_NAND_TWCHT(0x07) | \
|
|
|
|
FTIM0_NAND_TWH(0x0a))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
|
|
|
|
FTIM1_NAND_TWBE(0x39) | \
|
|
|
|
FTIM1_NAND_TRR(0x0e) | \
|
|
|
|
FTIM1_NAND_TRP(0x18))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
|
|
|
|
FTIM2_NAND_TREH(0x0a) | \
|
|
|
|
FTIM2_NAND_TWHRE(0x1e))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM3 0x0
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_DDR_LAW 11
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
|
|
|
|
|
|
|
|
#if defined(CONFIG_NAND)
|
|
|
|
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
|
|
|
|
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
|
|
|
|
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
|
|
|
|
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
|
|
|
|
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
|
|
|
|
#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
|
|
|
|
#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
|
|
|
|
#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
|
|
|
|
#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
|
2014-04-08 13:43:44 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
|
|
|
|
#endif
|
2012-12-23 19:25:27 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_RAMBOOT_PBL)
|
|
|
|
#define CONFIG_SYS_RAMBOOT
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_HWCONFIG
|
|
|
|
|
|
|
|
/* define to use L1 as initial stack */
|
|
|
|
#define CONFIG_L1_INIT_RAM
|
|
|
|
#define CONFIG_SYS_INIT_RAM_LOCK
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
|
2015-08-17 20:31:51 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
|
2012-12-23 19:25:27 +00:00
|
|
|
/* The assembler doesn't like typecast */
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
|
|
|
|
((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
|
|
|
|
CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
|
|
|
|
#else
|
2015-08-17 20:31:51 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
|
|
|
|
GENERATED_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
|
|
|
|
|
2014-03-31 10:01:48 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
|
|
|
|
|
|
|
|
/* Serial Port - controlled on board with jumper J8
|
|
|
|
* open - index 2
|
|
|
|
* shorted - index 1
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
|
|
|
#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE \
|
|
|
|
{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
|
|
|
|
#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
|
|
|
|
#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
|
|
|
|
#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
|
|
|
|
|
|
|
|
/* I2C */
|
2012-10-24 11:48:22 +00:00
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
|
|
|
|
#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
|
|
|
|
#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
|
|
|
|
#define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed in Hz */
|
|
|
|
#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
|
|
|
|
#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
|
|
|
|
#define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000
|
2012-12-23 19:25:27 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* RTC configuration
|
|
|
|
*/
|
|
|
|
#define RTC
|
|
|
|
#define CONFIG_RTC_DS3231 1
|
|
|
|
#define CONFIG_SYS_I2C_RTC_ADDR 0x68
|
|
|
|
|
|
|
|
/*
|
|
|
|
* RapidIO
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SYS_SRIO
|
|
|
|
#ifdef CONFIG_SRIO1
|
|
|
|
#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SRIO2
|
|
|
|
#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* for slave u-boot IMAGE instored in master memory space,
|
|
|
|
* PHYS must be aligned based on the SIZE
|
|
|
|
*/
|
2014-05-15 06:30:34 +00:00
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
|
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
|
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
|
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
|
2012-12-23 19:25:27 +00:00
|
|
|
/*
|
|
|
|
* for slave UCODE and ENV instored in master memory space,
|
|
|
|
* PHYS must be aligned based on the SIZE
|
|
|
|
*/
|
2014-05-15 06:30:34 +00:00
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
|
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
|
|
|
|
|
|
|
|
/* slave core release by master*/
|
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
|
|
|
|
#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SRIO_PCIE_BOOT - SLAVE
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
|
|
|
|
#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
|
|
|
|
#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
|
|
|
|
(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* eSPI - Enhanced SPI
|
|
|
|
*/
|
|
|
|
#define CONFIG_SF_DEFAULT_SPEED 10000000
|
|
|
|
#define CONFIG_SF_DEFAULT_MODE 0
|
|
|
|
|
2013-03-25 07:40:24 +00:00
|
|
|
/*
|
|
|
|
* MAPLE
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_MAPLE_MEM_PHYS 0xFA0000000ull
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_MAPLE_MEM_PHYS 0xA0000000
|
|
|
|
#endif
|
|
|
|
|
2012-12-23 19:25:27 +00:00
|
|
|
/*
|
|
|
|
* General PCI
|
|
|
|
* Memory space is mapped 1-1, but I/O space must start from 0.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* controller 1, direct to uli, tgtid 3, Base address 20000 */
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
|
|
|
|
|
|
|
|
/* Qman/Bman */
|
|
|
|
#ifndef CONFIG_NOBQFMAN
|
|
|
|
#define CONFIG_SYS_BMAN_NUM_PORTALS 25
|
|
|
|
#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
|
2014-12-08 19:54:01 +00:00
|
|
|
#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
|
|
|
|
#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
|
|
|
|
#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
|
|
|
|
#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
|
|
|
|
CONFIG_SYS_BMAN_CENA_SIZE)
|
|
|
|
#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SYS_QMAN_NUM_PORTALS 25
|
|
|
|
#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
|
|
|
|
#ifdef CONFIG_PHYS_64BIT
|
|
|
|
#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
|
2014-12-08 19:54:01 +00:00
|
|
|
#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
|
|
|
|
#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
|
|
|
|
#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
|
|
|
|
#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
|
|
|
|
CONFIG_SYS_QMAN_CENA_SIZE)
|
|
|
|
#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
|
|
|
|
#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
|
2012-12-23 19:25:27 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_DPAA_FMAN
|
|
|
|
|
2013-07-03 10:32:41 +00:00
|
|
|
#define CONFIG_SYS_DPAA_RMAN
|
|
|
|
|
2012-12-23 19:25:27 +00:00
|
|
|
/* Default address of microcode for the Linux Fman driver */
|
|
|
|
#if defined(CONFIG_SPIFLASH)
|
|
|
|
/*
|
|
|
|
* env is stored at 0x100000, sector size is 0x10000, ucode is stored after
|
|
|
|
* env, so we got 0x110000.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_QE_FW_IN_SPIFLASH
|
2014-03-21 08:21:44 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
|
2012-12-23 19:25:27 +00:00
|
|
|
#elif defined(CONFIG_SDCARD)
|
|
|
|
/*
|
|
|
|
* PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
|
|
|
|
* about 545KB (1089 blocks), Env is stored after the image, and the env size is
|
|
|
|
* 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
|
2014-03-21 08:21:44 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1130)
|
2012-12-23 19:25:27 +00:00
|
|
|
#elif defined(CONFIG_NAND)
|
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
|
2014-04-08 13:43:44 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR (13 * CONFIG_SYS_NAND_BLOCK_SIZE)
|
2013-05-07 08:30:48 +00:00
|
|
|
#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
|
|
|
|
/*
|
|
|
|
* Slave has no ucode locally, it can fetch this from remote. When implementing
|
|
|
|
* in two corenet boards, slave's ucode could be stored in master's memory
|
|
|
|
* space, the address can be mapped from slave TLB->slave LAW->
|
|
|
|
* slave SRIO or PCIE outbound window->master inbound window->
|
|
|
|
* master LAW->the ucode address in master's memory space.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
|
2014-03-21 08:21:44 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
|
2012-12-23 19:25:27 +00:00
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
|
2014-03-21 08:21:44 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
|
2012-12-23 19:25:27 +00:00
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
|
|
|
|
#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
|
|
|
|
#endif /* CONFIG_NOBQFMAN */
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
|
|
|
#define CONFIG_FMAN_ENET
|
|
|
|
#define CONFIG_PHYLIB_10G
|
|
|
|
#define CONFIG_PHY_VITESSE
|
|
|
|
#define CONFIG_PHY_TERANETICS
|
|
|
|
#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
|
|
|
|
#define SGMII_CARD_PORT2_PHY_ADDR 0x10
|
|
|
|
#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
|
|
|
|
#define SGMII_CARD_PORT4_PHY_ADDR 0x11
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
2013-05-30 07:06:12 +00:00
|
|
|
#define CONFIG_PCI_INDIRECT_BRIDGE
|
2012-12-23 19:25:27 +00:00
|
|
|
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
|
|
|
|
#endif /* CONFIG_PCI */
|
|
|
|
|
|
|
|
#ifdef CONFIG_FMAN_ENET
|
2014-11-12 10:30:22 +00:00
|
|
|
#define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
|
|
|
|
#define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
|
2013-03-25 07:40:13 +00:00
|
|
|
|
|
|
|
/*B4860 QDS AMC2PEX-2S default PHY_ADDR */
|
|
|
|
#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7 /*SLOT 1*/
|
|
|
|
#define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6 /*SLOT 2*/
|
|
|
|
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
|
|
|
|
#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
|
|
|
|
#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
|
|
|
|
#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
|
|
|
|
|
|
|
|
#define CONFIG_ETHPRIME "FM1@DTSEC1"
|
|
|
|
#endif
|
|
|
|
|
2014-11-13 03:27:49 +00:00
|
|
|
#define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
|
|
|
|
|
2012-12-23 19:25:27 +00:00
|
|
|
/*
|
|
|
|
* Environment
|
|
|
|
*/
|
|
|
|
#define CONFIG_LOADS_ECHO /* echo on for serial download */
|
|
|
|
#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* USB
|
|
|
|
*/
|
|
|
|
#define CONFIG_HAS_FSL_DR_USB
|
|
|
|
|
|
|
|
#ifdef CONFIG_HAS_FSL_DR_USB
|
2017-05-13 02:33:27 +00:00
|
|
|
#ifdef CONFIG_USB_EHCI_HCD
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_USB_EHCI_FSL
|
|
|
|
#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 64 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
|
|
|
|
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
|
|
|
|
|
|
|
|
#ifdef CONFIG_CMD_KGDB
|
|
|
|
#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Environment Configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_ROOTPATH "/opt/nfsroot"
|
|
|
|
#define CONFIG_BOOTFILE "uImage"
|
|
|
|
#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
|
|
|
|
|
|
|
|
/* default location for tftp and bootm */
|
|
|
|
#define CONFIG_LOADADDR 1000000
|
|
|
|
|
|
|
|
#define __USB_PHY_TYPE ulpi
|
|
|
|
|
2016-11-18 19:44:43 +00:00
|
|
|
#ifdef CONFIG_ARCH_B4860
|
2014-09-04 06:13:57 +00:00
|
|
|
#define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null," \
|
|
|
|
"bank_intlv=cs0_cs1;" \
|
|
|
|
"en_cpc:cpc2;"
|
|
|
|
#else
|
|
|
|
#define HWCONFIG "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
|
|
|
|
#endif
|
|
|
|
|
2012-12-23 19:25:27 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2014-09-04 06:13:57 +00:00
|
|
|
HWCONFIG \
|
2012-12-23 19:25:27 +00:00
|
|
|
"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
|
|
|
|
"netdev=eth0\0" \
|
|
|
|
"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
|
|
|
|
"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
|
|
|
|
"tftpflash=tftpboot $loadaddr $uboot && " \
|
|
|
|
"protect off $ubootaddr +$filesize && " \
|
|
|
|
"erase $ubootaddr +$filesize && " \
|
|
|
|
"cp.b $loadaddr $ubootaddr $filesize && " \
|
|
|
|
"protect on $ubootaddr +$filesize && " \
|
|
|
|
"cmp.b $loadaddr $ubootaddr $filesize\0" \
|
|
|
|
"consoledev=ttyS0\0" \
|
|
|
|
"ramdiskaddr=2000000\0" \
|
|
|
|
"ramdiskfile=b4860qds/ramdisk.uboot\0" \
|
2016-07-19 22:52:06 +00:00
|
|
|
"fdtaddr=1e00000\0" \
|
2012-12-23 19:25:27 +00:00
|
|
|
"fdtfile=b4860qds/b4860qds.dtb\0" \
|
2014-05-15 00:33:45 +00:00
|
|
|
"bdev=sda3\0"
|
2012-12-23 19:25:27 +00:00
|
|
|
|
|
|
|
/* For emulation this causes u-boot to jump to the start of the proof point
|
|
|
|
app code automatically */
|
|
|
|
#define CONFIG_PROOF_POINTS \
|
|
|
|
"setenv bootargs root=/dev/$bdev rw " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"cpu 1 release 0x29000000 - - -;" \
|
|
|
|
"cpu 2 release 0x29000000 - - -;" \
|
|
|
|
"cpu 3 release 0x29000000 - - -;" \
|
|
|
|
"cpu 4 release 0x29000000 - - -;" \
|
|
|
|
"cpu 5 release 0x29000000 - - -;" \
|
|
|
|
"cpu 6 release 0x29000000 - - -;" \
|
|
|
|
"cpu 7 release 0x29000000 - - -;" \
|
|
|
|
"go 0x29000000"
|
|
|
|
|
|
|
|
#define CONFIG_HVBOOT \
|
|
|
|
"setenv bootargs config-addr=0x60000000; " \
|
|
|
|
"bootm 0x01000000 - 0x00f00000"
|
|
|
|
|
|
|
|
#define CONFIG_ALU \
|
|
|
|
"setenv bootargs root=/dev/$bdev rw " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"cpu 1 release 0x01000000 - - -;" \
|
|
|
|
"cpu 2 release 0x01000000 - - -;" \
|
|
|
|
"cpu 3 release 0x01000000 - - -;" \
|
|
|
|
"cpu 4 release 0x01000000 - - -;" \
|
|
|
|
"cpu 5 release 0x01000000 - - -;" \
|
|
|
|
"cpu 6 release 0x01000000 - - -;" \
|
|
|
|
"cpu 7 release 0x01000000 - - -;" \
|
|
|
|
"go 0x01000000"
|
|
|
|
|
|
|
|
#define CONFIG_LINUX \
|
|
|
|
"setenv bootargs root=/dev/ram rw " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"setenv ramdiskaddr 0x02000000;" \
|
2016-07-19 22:52:06 +00:00
|
|
|
"setenv fdtaddr 0x01e00000;" \
|
2012-12-23 19:25:27 +00:00
|
|
|
"setenv loadaddr 0x1000000;" \
|
|
|
|
"bootm $loadaddr $ramdiskaddr $fdtaddr"
|
|
|
|
|
|
|
|
#define CONFIG_HDBOOT \
|
|
|
|
"setenv bootargs root=/dev/$bdev rw " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"tftp $loadaddr $bootfile;" \
|
|
|
|
"tftp $fdtaddr $fdtfile;" \
|
|
|
|
"bootm $loadaddr - $fdtaddr"
|
|
|
|
|
|
|
|
#define CONFIG_NFSBOOTCOMMAND \
|
|
|
|
"setenv bootargs root=/dev/nfs rw " \
|
|
|
|
"nfsroot=$serverip:$rootpath " \
|
|
|
|
"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"tftp $loadaddr $bootfile;" \
|
|
|
|
"tftp $fdtaddr $fdtfile;" \
|
|
|
|
"bootm $loadaddr - $fdtaddr"
|
|
|
|
|
|
|
|
#define CONFIG_RAMBOOTCOMMAND \
|
|
|
|
"setenv bootargs root=/dev/ram rw " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"tftp $ramdiskaddr $ramdiskfile;" \
|
|
|
|
"tftp $loadaddr $bootfile;" \
|
|
|
|
"tftp $fdtaddr $fdtfile;" \
|
|
|
|
"bootm $loadaddr $ramdiskaddr $fdtaddr"
|
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND CONFIG_LINUX
|
|
|
|
|
|
|
|
#include <asm/fsl_secure_boot.h>
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|