2011-10-24 08:50:20 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2010-2011 Calxeda, Inc.
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2011-10-24 08:50:20 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <ahci.h>
|
2012-02-21 12:52:26 +00:00
|
|
|
#include <netdev.h>
|
2011-10-24 08:50:20 +00:00
|
|
|
#include <scsi.h>
|
|
|
|
|
2014-02-26 13:47:58 +00:00
|
|
|
#include <linux/sizes.h>
|
2012-02-01 16:57:54 +00:00
|
|
|
#include <asm/io.h>
|
2011-10-24 08:50:20 +00:00
|
|
|
|
2013-06-13 03:24:52 +00:00
|
|
|
#define HB_AHCI_BASE 0xffe08000
|
|
|
|
|
2012-02-01 16:57:55 +00:00
|
|
|
#define HB_SREG_A9_PWR_REQ 0xfff3cf00
|
2012-02-01 16:57:57 +00:00
|
|
|
#define HB_SREG_A9_BOOT_SRC_STAT 0xfff3cf04
|
2013-06-13 03:24:52 +00:00
|
|
|
#define HB_SREG_A9_PWRDOM_STAT 0xfff3cf20
|
|
|
|
|
2012-02-01 16:57:55 +00:00
|
|
|
#define HB_PWR_SUSPEND 0
|
|
|
|
#define HB_PWR_SOFT_RESET 1
|
|
|
|
#define HB_PWR_HARD_RESET 2
|
|
|
|
#define HB_PWR_SHUTDOWN 3
|
|
|
|
|
2013-06-13 03:24:52 +00:00
|
|
|
#define PWRDOM_STAT_SATA 0x80000000
|
|
|
|
#define PWRDOM_STAT_PCI 0x40000000
|
|
|
|
#define PWRDOM_STAT_EMMC 0x20000000
|
|
|
|
|
2011-10-24 08:50:20 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous platform dependent initialisations
|
|
|
|
*/
|
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
icache_enable();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-12-15 11:15:50 +00:00
|
|
|
/* We know all the init functions have been run now */
|
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
int rc = 0;
|
|
|
|
|
|
|
|
#ifdef CONFIG_CALXEDA_XGMAC
|
|
|
|
rc += calxedaxgmac_initialize(0, 0xfff50000);
|
|
|
|
rc += calxedaxgmac_initialize(1, 0xfff51000);
|
|
|
|
#endif
|
|
|
|
return rc;
|
|
|
|
}
|
|
|
|
|
2013-06-13 03:24:53 +00:00
|
|
|
#ifdef CONFIG_MISC_INIT_R
|
2011-10-24 08:50:20 +00:00
|
|
|
int misc_init_r(void)
|
|
|
|
{
|
2012-02-01 16:57:57 +00:00
|
|
|
char envbuffer[16];
|
|
|
|
u32 boot_choice;
|
2013-06-13 03:24:52 +00:00
|
|
|
u32 reg = readl(HB_SREG_A9_PWRDOM_STAT);
|
2012-02-01 16:57:57 +00:00
|
|
|
|
2013-06-13 03:24:52 +00:00
|
|
|
if (reg & PWRDOM_STAT_SATA) {
|
|
|
|
ahci_init(HB_AHCI_BASE);
|
|
|
|
scsi_scan(1);
|
|
|
|
}
|
2012-02-01 16:57:57 +00:00
|
|
|
|
|
|
|
boot_choice = readl(HB_SREG_A9_BOOT_SRC_STAT) & 0xff;
|
|
|
|
sprintf(envbuffer, "bootcmd%d", boot_choice);
|
|
|
|
if (getenv(envbuffer)) {
|
|
|
|
sprintf(envbuffer, "run bootcmd%d", boot_choice);
|
|
|
|
setenv("bootcmd", envbuffer);
|
|
|
|
} else
|
|
|
|
setenv("bootcmd", "");
|
|
|
|
|
2011-10-24 08:50:20 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2013-06-13 03:24:53 +00:00
|
|
|
#endif
|
2011-10-24 08:50:20 +00:00
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
gd->ram_size = SZ_512M;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void dram_init_banksize(void)
|
|
|
|
{
|
|
|
|
gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
|
|
|
|
gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
|
|
|
|
}
|
|
|
|
|
2013-06-13 03:24:52 +00:00
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
|
|
|
void ft_board_setup(void *fdt, bd_t *bd)
|
|
|
|
{
|
|
|
|
static const char disabled[] = "disabled";
|
|
|
|
u32 reg = readl(HB_SREG_A9_PWRDOM_STAT);
|
|
|
|
|
|
|
|
if (!(reg & PWRDOM_STAT_SATA))
|
|
|
|
do_fixup_by_compat(fdt, "calxeda,hb-ahci", "status",
|
|
|
|
disabled, sizeof(disabled), 1);
|
|
|
|
|
|
|
|
if (!(reg & PWRDOM_STAT_EMMC))
|
|
|
|
do_fixup_by_compat(fdt, "calxeda,hb-sdhci", "status",
|
|
|
|
disabled, sizeof(disabled), 1);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-10-24 08:50:20 +00:00
|
|
|
void reset_cpu(ulong addr)
|
|
|
|
{
|
2012-02-01 16:57:55 +00:00
|
|
|
writel(HB_PWR_HARD_RESET, HB_SREG_A9_PWR_REQ);
|
2012-12-02 17:06:22 +00:00
|
|
|
|
|
|
|
wfi();
|
2011-10-24 08:50:20 +00:00
|
|
|
}
|