2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-12-05 20:07:23 +00:00
|
|
|
/*
|
|
|
|
* Altera SoCFPGA common board code
|
|
|
|
*
|
|
|
|
* Copyright (C) 2015 Marek Vasut <marex@denx.de>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <errno.h>
|
2017-12-05 07:58:07 +00:00
|
|
|
#include <fdtdec.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2015-12-05 20:07:23 +00:00
|
|
|
#include <asm/arch/reset_manager.h>
|
2017-12-05 07:58:07 +00:00
|
|
|
#include <asm/arch/clock_manager.h>
|
2017-12-05 07:58:08 +00:00
|
|
|
#include <asm/arch/misc.h>
|
2015-12-05 20:07:23 +00:00
|
|
|
#include <asm/io.h>
|
2020-12-24 10:20:56 +00:00
|
|
|
#include <log.h>
|
2015-12-05 20:07:23 +00:00
|
|
|
#include <usb.h>
|
|
|
|
#include <usb/dwc2_udc.h>
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2018-05-29 14:16:46 +00:00
|
|
|
void s_init(void) {
|
2018-07-12 11:13:34 +00:00
|
|
|
#ifndef CONFIG_ARM64
|
2018-05-29 14:16:46 +00:00
|
|
|
/*
|
2018-07-12 13:07:46 +00:00
|
|
|
* Preconfigure ACTLR and CPACR, make sure Write Full Line of Zeroes
|
|
|
|
* is disabled in ACTLR.
|
2018-05-29 14:16:46 +00:00
|
|
|
* This is optional on CycloneV / ArriaV.
|
|
|
|
* This is mandatory on Arria10, otherwise Linux refuses to boot.
|
|
|
|
*/
|
|
|
|
asm volatile(
|
|
|
|
"mcr p15, 0, %0, c1, c0, 1\n"
|
2018-07-12 13:07:46 +00:00
|
|
|
"mcr p15, 0, %0, c1, c0, 2\n"
|
2018-05-29 14:16:46 +00:00
|
|
|
"isb\n"
|
|
|
|
"dsb\n"
|
|
|
|
::"r"(0x0));
|
2018-07-12 11:13:34 +00:00
|
|
|
#endif
|
2018-05-29 14:16:46 +00:00
|
|
|
}
|
2015-12-05 20:07:23 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous platform dependent initialisations
|
|
|
|
*/
|
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
/* Address of boot parameters for ATAG (if ATAG is used) */
|
|
|
|
gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-12-05 07:58:01 +00:00
|
|
|
int dram_init_banksize(void)
|
|
|
|
{
|
|
|
|
fdtdec_setup_memory_banksize();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-12-05 20:07:23 +00:00
|
|
|
#ifdef CONFIG_USB_GADGET
|
|
|
|
struct dwc2_plat_otg_data socfpga_otg_data = {
|
|
|
|
.usb_gusbcfg = 0x1417,
|
|
|
|
};
|
|
|
|
|
|
|
|
int board_usb_init(int index, enum usb_init_type init)
|
|
|
|
{
|
|
|
|
int node[2], count;
|
|
|
|
fdt_addr_t addr;
|
|
|
|
|
|
|
|
count = fdtdec_find_aliases_for_id(gd->fdt_blob, "udc",
|
|
|
|
COMPAT_ALTERA_SOCFPGA_DWC2USB,
|
|
|
|
node, 2);
|
|
|
|
if (count <= 0) /* No controller found. */
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
addr = fdtdec_get_addr(gd->fdt_blob, node[0], "reg");
|
|
|
|
if (addr == FDT_ADDR_T_NONE) {
|
|
|
|
printf("UDC Controller has no 'reg' property!\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Patch the address from OF into the controller pdata. */
|
|
|
|
socfpga_otg_data.regs_otg = addr;
|
|
|
|
|
|
|
|
return dwc2_udc_probe(&socfpga_otg_data);
|
|
|
|
}
|
|
|
|
|
|
|
|
int g_dnl_board_usb_cable_connected(void)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
#endif
|
2020-12-24 10:20:56 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
__weak int board_fit_config_name_match(const char *name)
|
|
|
|
{
|
|
|
|
/* Just empty function now - can't decide what to choose */
|
|
|
|
debug("%s: %s\n", __func__, name);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|