2014-09-05 05:52:45 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
#define CONFIG_LS102XA
|
|
|
|
|
2015-06-04 04:01:09 +00:00
|
|
|
#define CONFIG_ARMV7_PSCI
|
|
|
|
|
2015-10-26 11:47:42 +00:00
|
|
|
#define CONFIG_SYS_FSL_CLK
|
2014-09-05 05:52:45 +00:00
|
|
|
|
|
|
|
#define CONFIG_DISPLAY_CPUINFO
|
|
|
|
#define CONFIG_DISPLAY_BOARDINFO
|
|
|
|
|
|
|
|
#define CONFIG_SKIP_LOWLEVEL_INIT
|
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F
|
2015-05-14 09:20:28 +00:00
|
|
|
#define CONFIG_DEEP_SLEEP
|
|
|
|
#ifdef CONFIG_DEEP_SLEEP
|
|
|
|
#define CONFIG_SILENT_CONSOLE
|
|
|
|
#endif
|
2014-09-05 05:52:45 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Size of malloc() pool
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
|
|
|
|
|
2015-05-29 09:17:21 +00:00
|
|
|
/*
|
|
|
|
* USB
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* EHCI Support - disbaled by default as
|
|
|
|
* there is no signal coming out of soc on
|
|
|
|
* this board for this controller. However,
|
|
|
|
* the silicon still has this controller,
|
|
|
|
* and anyone can use this controller by
|
|
|
|
* taking signals out on their board.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*#define CONFIG_HAS_FSL_DR_USB*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_HAS_FSL_DR_USB
|
|
|
|
#define CONFIG_USB_EHCI
|
|
|
|
#define CONFIG_USB_EHCI_FSL
|
|
|
|
#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* XHCI Support - enabled by default */
|
|
|
|
#define CONFIG_HAS_FSL_XHCI_USB
|
|
|
|
|
|
|
|
#ifdef CONFIG_HAS_FSL_XHCI_USB
|
|
|
|
#define CONFIG_USB_XHCI_FSL
|
|
|
|
#define CONFIG_USB_XHCI_DWC3
|
|
|
|
#define CONFIG_USB_XHCI
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
|
|
|
|
#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
|
|
|
|
#define CONFIG_USB_STORAGE
|
|
|
|
#endif
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
/*
|
|
|
|
* Generic Timer Definitions
|
|
|
|
*/
|
|
|
|
#define GENERIC_TIMER_CLK 12500000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_CLK_FREQ 100000000
|
|
|
|
#define CONFIG_DDR_CLK_FREQ 100000000
|
|
|
|
|
2015-04-29 17:35:35 +00:00
|
|
|
#define DDR_SDRAM_CFG 0x470c0008
|
|
|
|
#define DDR_CS0_BNDS 0x008000bf
|
|
|
|
#define DDR_CS0_CONFIG 0x80014302
|
|
|
|
#define DDR_TIMING_CFG_0 0x50550004
|
|
|
|
#define DDR_TIMING_CFG_1 0xbcb38c56
|
|
|
|
#define DDR_TIMING_CFG_2 0x0040d120
|
|
|
|
#define DDR_TIMING_CFG_3 0x010e1000
|
|
|
|
#define DDR_TIMING_CFG_4 0x00000001
|
|
|
|
#define DDR_TIMING_CFG_5 0x03401400
|
|
|
|
#define DDR_SDRAM_CFG_2 0x00401010
|
|
|
|
#define DDR_SDRAM_MODE 0x00061c60
|
|
|
|
#define DDR_SDRAM_MODE_2 0x00180000
|
|
|
|
#define DDR_SDRAM_INTERVAL 0x18600618
|
|
|
|
#define DDR_DDR_WRLVL_CNTL 0x8655f605
|
|
|
|
#define DDR_DDR_WRLVL_CNTL_2 0x05060607
|
|
|
|
#define DDR_DDR_WRLVL_CNTL_3 0x05050505
|
|
|
|
#define DDR_DDR_CDR1 0x80040000
|
|
|
|
#define DDR_DDR_CDR2 0x00000001
|
|
|
|
#define DDR_SDRAM_CLK_CNTL 0x02000000
|
|
|
|
#define DDR_DDR_ZQ_CNTL 0x89080600
|
|
|
|
#define DDR_CS0_CONFIG_2 0
|
|
|
|
#define DDR_SDRAM_CFG_MEM_EN 0x80000000
|
2015-05-14 09:20:28 +00:00
|
|
|
#define SDRAM_CFG2_D_INIT 0x00000010
|
|
|
|
#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
|
|
|
|
#define SDRAM_CFG2_FRC_SR 0x80000000
|
|
|
|
#define SDRAM_CFG_BI 0x00000001
|
2015-04-29 17:35:35 +00:00
|
|
|
|
2014-12-03 07:00:48 +00:00
|
|
|
#ifdef CONFIG_RAMBOOT_PBL
|
|
|
|
#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SD_BOOT
|
2015-10-15 09:54:40 +00:00
|
|
|
#ifdef CONFIG_SD_BOOT_QSPI
|
|
|
|
#define CONFIG_SYS_FSL_PBL_RCW \
|
|
|
|
board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_FSL_PBL_RCW \
|
|
|
|
board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
|
|
|
|
#endif
|
2014-12-03 07:00:48 +00:00
|
|
|
#define CONFIG_SPL_FRAMEWORK
|
|
|
|
#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
|
|
|
|
#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
|
#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
|
|
|
#define CONFIG_SPL_ENV_SUPPORT
|
|
|
|
#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
|
|
|
|
#define CONFIG_SPL_I2C_SUPPORT
|
|
|
|
#define CONFIG_SPL_WATCHDOG_SUPPORT
|
|
|
|
#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
|
#define CONFIG_SPL_MMC_SUPPORT
|
|
|
|
#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
|
|
|
|
#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400
|
|
|
|
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x10000000
|
|
|
|
#define CONFIG_SPL_MAX_SIZE 0x1a000
|
|
|
|
#define CONFIG_SPL_STACK 0x1001d000
|
|
|
|
#define CONFIG_SPL_PAD_TO 0x1c000
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x82000000
|
|
|
|
|
2015-05-14 09:20:28 +00:00
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
|
|
|
|
CONFIG_SYS_MONITOR_LEN)
|
2014-12-03 07:00:48 +00:00
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x80100000
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN 0x80000
|
|
|
|
#endif
|
|
|
|
|
2014-12-09 09:38:02 +00:00
|
|
|
#ifdef CONFIG_QSPI_BOOT
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x40010000
|
2015-10-15 09:54:40 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
2014-12-09 09:38:02 +00:00
|
|
|
#define CONFIG_SYS_NO_FLASH
|
|
|
|
#endif
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
#ifndef CONFIG_SYS_TEXT_BASE
|
2015-04-21 08:04:38 +00:00
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x60100000
|
2014-09-05 05:52:45 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 1
|
|
|
|
#define PHYS_SDRAM 0x80000000
|
|
|
|
#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_HAS_SERDES
|
|
|
|
|
2014-10-15 06:09:06 +00:00
|
|
|
#define CONFIG_FSL_CAAM /* Enable CAAM */
|
|
|
|
|
2014-12-09 09:37:49 +00:00
|
|
|
#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
|
|
|
|
!defined(CONFIG_QSPI_BOOT)
|
2014-09-26 08:25:33 +00:00
|
|
|
#define CONFIG_U_QE
|
|
|
|
#endif
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
/*
|
|
|
|
* IFC Definitions
|
|
|
|
*/
|
2015-10-15 09:54:40 +00:00
|
|
|
#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_FSL_IFC
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0x60000000
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
|
|
|
|
#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
|
|
|
|
|
|
|
|
/* NOR Flash Timing Params */
|
|
|
|
#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
|
|
|
|
CSOR_NOR_TRHZ_80)
|
|
|
|
#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
|
|
|
|
FTIM0_NOR_TEADC(0x5) | \
|
|
|
|
FTIM0_NOR_TAVDS(0x0) | \
|
|
|
|
FTIM0_NOR_TEAHC(0x5))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
|
|
|
|
FTIM1_NOR_TRAD_NOR(0x1A) | \
|
|
|
|
FTIM1_NOR_TSEQRAD_NOR(0x13))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
|
|
|
|
FTIM2_NOR_TCH(0x4) | \
|
|
|
|
FTIM2_NOR_TWP(0x1c) | \
|
|
|
|
FTIM2_NOR_TWPH(0x0e))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM3 0
|
|
|
|
|
|
|
|
#define CONFIG_FLASH_CFI_DRIVER
|
|
|
|
#define CONFIG_SYS_FLASH_CFI
|
|
|
|
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
|
|
|
|
#define CONFIG_SYS_FLASH_QUIET_TEST
|
|
|
|
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH_EMPTY_INFO
|
|
|
|
#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
|
|
|
|
|
|
|
|
#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
|
2014-10-17 07:26:34 +00:00
|
|
|
#define CONFIG_SYS_WRITE_SWAPPED_DATA
|
2014-12-09 09:38:02 +00:00
|
|
|
#endif
|
2014-09-05 05:52:45 +00:00
|
|
|
|
|
|
|
/* CPLD */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_CPLD_BASE 0x7fb00000
|
|
|
|
#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
|
|
|
|
#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
|
|
|
|
CSPR_PORT_SIZE_8 | \
|
|
|
|
CSPR_MSEL_GPCM | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
|
|
|
|
#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
|
|
|
|
CSOR_NOR_NOR_MODE_AVD_NOR | \
|
|
|
|
CSOR_NOR_TRHZ_80)
|
|
|
|
|
|
|
|
/* CPLD Timing parameters for IFC GPCM */
|
|
|
|
#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
|
|
|
|
FTIM0_GPCM_TEADC(0xf) | \
|
|
|
|
FTIM0_GPCM_TEAHC(0xf))
|
|
|
|
#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
|
|
|
|
FTIM1_GPCM_TRAD(0x3f))
|
|
|
|
#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
|
|
|
|
FTIM2_GPCM_TCH(0xf) | \
|
|
|
|
FTIM2_GPCM_TWP(0xff))
|
|
|
|
#define CONFIG_SYS_FPGA_FTIM3 0x0
|
|
|
|
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
|
|
|
|
#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
|
|
|
|
#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
|
|
|
|
#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
|
|
|
|
#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Serial Port
|
|
|
|
*/
|
2015-01-04 07:30:59 +00:00
|
|
|
#ifdef CONFIG_LPUART
|
|
|
|
#define CONFIG_LPUART_32B_REG
|
|
|
|
#else
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_CONS_INDEX 1
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
2016-01-14 03:38:59 +00:00
|
|
|
#ifndef CONFIG_DM_SERIAL
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
2016-01-14 03:38:59 +00:00
|
|
|
#endif
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_SYS_NS16550_CLK get_serial_clock()
|
2015-01-04 07:30:59 +00:00
|
|
|
#endif
|
2014-09-05 05:52:45 +00:00
|
|
|
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
|
|
|
|
|
|
|
/*
|
|
|
|
* I2C
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_MXC
|
2015-09-21 20:43:38 +00:00
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
2015-03-20 17:20:40 +00:00
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
|
2014-09-05 05:52:45 +00:00
|
|
|
|
2014-10-17 07:26:35 +00:00
|
|
|
/* EEPROM */
|
|
|
|
#define CONFIG_ID_EEPROM
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_NXID
|
|
|
|
#define CONFIG_SYS_EEPROM_BUS_NUM 1
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
/*
|
|
|
|
* MMC
|
|
|
|
*/
|
|
|
|
#define CONFIG_MMC
|
|
|
|
#define CONFIG_FSL_ESDHC
|
|
|
|
#define CONFIG_GENERIC_MMC
|
|
|
|
|
2014-12-09 09:37:34 +00:00
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
|
2015-06-27 16:16:13 +00:00
|
|
|
/* SPI */
|
2015-10-15 09:54:40 +00:00
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
2015-06-27 16:16:13 +00:00
|
|
|
/* QSPI */
|
2014-12-09 09:38:02 +00:00
|
|
|
#define QSPI0_AMBA_BASE 0x40000000
|
|
|
|
#define FSL_QSPI_FLASH_SIZE (1 << 24)
|
|
|
|
#define FSL_QSPI_FLASH_NUM 2
|
|
|
|
|
2015-09-15 10:28:20 +00:00
|
|
|
/* DSPI */
|
|
|
|
#endif
|
|
|
|
|
2015-06-27 16:16:13 +00:00
|
|
|
/* DM SPI */
|
|
|
|
#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
|
|
|
|
#define CONFIG_DM_SPI_FLASH
|
|
|
|
#endif
|
2014-12-09 09:38:02 +00:00
|
|
|
|
2014-09-05 05:52:50 +00:00
|
|
|
/*
|
|
|
|
* Video
|
|
|
|
*/
|
|
|
|
#define CONFIG_FSL_DCU_FB
|
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_DCU_FB
|
|
|
|
#define CONFIG_VIDEO
|
|
|
|
#define CONFIG_CMD_BMP
|
|
|
|
#define CONFIG_CFB_CONSOLE
|
|
|
|
#define CONFIG_VGA_AS_SINGLE_DEVICE
|
|
|
|
#define CONFIG_VIDEO_LOGO
|
|
|
|
#define CONFIG_VIDEO_BMP_LOGO
|
2016-03-08 03:59:59 +00:00
|
|
|
#define CONFIG_SYS_CONSOLE_IS_IN_ENV
|
2014-09-05 05:52:50 +00:00
|
|
|
|
|
|
|
#define CONFIG_FSL_DCU_SII9022A
|
|
|
|
#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
|
|
|
|
#define CONFIG_SYS_I2C_DVI_ADDR 0x39
|
|
|
|
#endif
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
/*
|
|
|
|
* eTSEC
|
|
|
|
*/
|
|
|
|
#define CONFIG_TSEC_ENET
|
|
|
|
|
|
|
|
#ifdef CONFIG_TSEC_ENET
|
|
|
|
#define CONFIG_MII
|
|
|
|
#define CONFIG_MII_DEFAULT_TSEC 1
|
|
|
|
#define CONFIG_TSEC1 1
|
|
|
|
#define CONFIG_TSEC1_NAME "eTSEC1"
|
|
|
|
#define CONFIG_TSEC2 1
|
|
|
|
#define CONFIG_TSEC2_NAME "eTSEC2"
|
|
|
|
#define CONFIG_TSEC3 1
|
|
|
|
#define CONFIG_TSEC3_NAME "eTSEC3"
|
|
|
|
|
|
|
|
#define TSEC1_PHY_ADDR 2
|
|
|
|
#define TSEC2_PHY_ADDR 0
|
|
|
|
#define TSEC3_PHY_ADDR 1
|
|
|
|
|
|
|
|
#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
|
|
|
|
#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
|
|
|
|
#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
|
|
|
|
|
|
|
|
#define TSEC1_PHYIDX 0
|
|
|
|
#define TSEC2_PHYIDX 0
|
|
|
|
#define TSEC3_PHYIDX 0
|
|
|
|
|
|
|
|
#define CONFIG_ETHPRIME "eTSEC1"
|
|
|
|
|
|
|
|
#define CONFIG_PHY_GIGE
|
|
|
|
#define CONFIG_PHYLIB
|
|
|
|
#define CONFIG_PHY_ATHEROS
|
|
|
|
|
|
|
|
#define CONFIG_HAS_ETH0
|
|
|
|
#define CONFIG_HAS_ETH1
|
|
|
|
#define CONFIG_HAS_ETH2
|
|
|
|
#endif
|
|
|
|
|
2014-10-31 05:43:44 +00:00
|
|
|
/* PCIe */
|
|
|
|
#define CONFIG_PCI /* Enable PCI/PCIE */
|
2016-05-03 23:52:49 +00:00
|
|
|
#define CONFIG_PCIE1 /* PCIE controller 1 */
|
|
|
|
#define CONFIG_PCIE2 /* PCIE controller 2 */
|
2014-10-31 05:43:44 +00:00
|
|
|
#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
|
|
|
|
#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
|
|
|
|
|
2015-01-21 09:29:19 +00:00
|
|
|
#define CONFIG_SYS_PCI_64BIT
|
|
|
|
|
|
|
|
#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
|
|
|
|
#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
|
|
|
|
#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
|
|
|
|
#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
|
|
|
|
#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
|
|
|
|
#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
|
|
|
|
#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
|
|
|
|
#define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
#define CONFIG_PCI_PNP
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW
|
|
|
|
#define CONFIG_CMD_PCI
|
|
|
|
#endif
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_CMDLINE_TAG
|
|
|
|
#define CONFIG_CMDLINE_EDITING
|
2014-12-03 07:00:48 +00:00
|
|
|
|
2014-11-21 09:40:57 +00:00
|
|
|
#define CONFIG_ARMV7_NONSEC
|
|
|
|
#define CONFIG_ARMV7_VIRT
|
|
|
|
#define CONFIG_PEN_ADDR_BIG_ENDIAN
|
2015-10-26 11:47:41 +00:00
|
|
|
#define CONFIG_LAYERSCAPE_NS_ACCESS
|
2014-11-21 09:40:57 +00:00
|
|
|
#define CONFIG_SMP_PEN_ADDR 0x01ee0200
|
|
|
|
#define CONFIG_TIMER_CLK_FREQ 12500000
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_HWCONFIG
|
2015-08-17 10:55:12 +00:00
|
|
|
#define HWCONFIG_BUFFER_SIZE 256
|
|
|
|
|
|
|
|
#define CONFIG_FSL_DEVICE_DISABLE
|
2014-09-05 05:52:45 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 3
|
|
|
|
|
2015-01-04 07:30:59 +00:00
|
|
|
#ifdef CONFIG_LPUART
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
|
2015-10-26 06:08:28 +00:00
|
|
|
"initrd_high=0xffffffff\0" \
|
|
|
|
"fdt_high=0xffffffff\0"
|
2015-01-04 07:30:59 +00:00
|
|
|
#else
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
|
2015-10-26 06:08:28 +00:00
|
|
|
"initrd_high=0xffffffff\0" \
|
|
|
|
"fdt_high=0xffffffff\0"
|
2015-01-04 07:30:59 +00:00
|
|
|
#endif
|
2014-09-05 05:52:45 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
|
|
|
#define CONFIG_AUTO_COMPLETE
|
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
|
|
|
#define CONFIG_SYS_PBSIZE \
|
|
|
|
(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x80000000
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x9fffffff
|
|
|
|
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x82000000
|
|
|
|
|
2014-11-21 09:40:59 +00:00
|
|
|
#define CONFIG_LS102XA_STREAM_ID
|
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
/*
|
|
|
|
* Stack sizes
|
|
|
|
* The stack sizes are set up in start.S using the settings below
|
|
|
|
*/
|
|
|
|
#define CONFIG_STACKSIZE (30 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET \
|
|
|
|
(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR \
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
|
|
|
|
|
2014-12-03 07:00:48 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
|
|
|
|
#else
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
|
2014-12-03 07:00:48 +00:00
|
|
|
#endif
|
2014-09-05 05:52:45 +00:00
|
|
|
|
2015-09-16 08:20:42 +00:00
|
|
|
#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
|
2014-09-26 08:25:33 +00:00
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
/*
|
|
|
|
* Environment
|
|
|
|
*/
|
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
2014-12-03 07:00:48 +00:00
|
|
|
#if defined(CONFIG_SD_BOOT)
|
|
|
|
#define CONFIG_ENV_OFFSET 0x100000
|
|
|
|
#define CONFIG_ENV_IS_IN_MMC
|
|
|
|
#define CONFIG_SYS_MMC_ENV_DEV 0
|
|
|
|
#define CONFIG_ENV_SIZE 0x20000
|
2014-12-09 09:38:02 +00:00
|
|
|
#elif defined(CONFIG_QSPI_BOOT)
|
|
|
|
#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
|
#define CONFIG_ENV_OFFSET 0x100000
|
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x10000
|
2014-12-03 07:00:48 +00:00
|
|
|
#else
|
2014-09-05 05:52:45 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_FLASH
|
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
|
|
|
|
#define CONFIG_ENV_SIZE 0x20000
|
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
|
2014-12-03 07:00:48 +00:00
|
|
|
#endif
|
2014-09-05 05:52:45 +00:00
|
|
|
|
2014-10-15 06:09:06 +00:00
|
|
|
#define CONFIG_MISC_INIT_R
|
|
|
|
|
|
|
|
/* Hash command with SHA acceleration supported in hardware */
|
2016-01-22 11:07:22 +00:00
|
|
|
#ifdef CONFIG_FSL_CAAM
|
2014-10-15 06:09:06 +00:00
|
|
|
#define CONFIG_CMD_HASH
|
|
|
|
#define CONFIG_SHA_HW_ACCEL
|
2016-01-22 11:07:22 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#include <asm/fsl_secure_boot.h>
|
2016-01-15 07:29:32 +00:00
|
|
|
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
|
2014-10-15 06:09:06 +00:00
|
|
|
|
2014-09-05 05:52:45 +00:00
|
|
|
#endif
|