2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2011-04-13 13:37:44 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2011 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
|
|
|
#include <phy.h>
|
|
|
|
#include <fm_eth.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/immap_85xx.h>
|
|
|
|
#include <asm/fsl_serdes.h>
|
|
|
|
|
2012-10-29 13:34:34 +00:00
|
|
|
static u32 port_to_devdisr[] = {
|
2011-04-13 13:37:44 +00:00
|
|
|
[FM1_DTSEC1] = MPC85xx_DEVDISR_TSEC1,
|
|
|
|
[FM1_DTSEC2] = MPC85xx_DEVDISR_TSEC2,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int is_device_disabled(enum fm_port port)
|
|
|
|
{
|
|
|
|
ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
u32 devdisr = in_be32(&gur->devdisr);
|
|
|
|
|
|
|
|
return port_to_devdisr[port] & devdisr;
|
|
|
|
}
|
|
|
|
|
2011-09-14 17:01:35 +00:00
|
|
|
void fman_disable_port(enum fm_port port)
|
|
|
|
{
|
|
|
|
ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
2011-10-14 08:17:56 +00:00
|
|
|
|
|
|
|
/* don't allow disabling of DTSEC1 as its needed for MDIO */
|
|
|
|
if (port == FM1_DTSEC1)
|
|
|
|
return;
|
|
|
|
|
2011-09-14 17:01:35 +00:00
|
|
|
setbits_be32(&gur->devdisr, port_to_devdisr[port]);
|
|
|
|
}
|
|
|
|
|
2013-10-18 09:47:21 +00:00
|
|
|
void fman_enable_port(enum fm_port port)
|
|
|
|
{
|
|
|
|
ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
|
|
|
|
clrbits_be32(&gur->devdisr, port_to_devdisr[port]);
|
|
|
|
}
|
|
|
|
|
2011-04-13 13:37:44 +00:00
|
|
|
phy_interface_t fman_port_enet_if(enum fm_port port)
|
|
|
|
{
|
|
|
|
ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
|
|
|
u32 pordevsr = in_be32(&gur->pordevsr);
|
|
|
|
|
|
|
|
if (is_device_disabled(port))
|
2022-04-06 22:33:03 +00:00
|
|
|
return PHY_INTERFACE_MODE_NA;
|
2011-04-13 13:37:44 +00:00
|
|
|
|
|
|
|
/* DTSEC1 can be SGMII, RGMII or RMII */
|
|
|
|
if (port == FM1_DTSEC1) {
|
|
|
|
if (is_serdes_configured(SGMII_FM1_DTSEC1))
|
|
|
|
return PHY_INTERFACE_MODE_SGMII;
|
|
|
|
if (pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS) {
|
|
|
|
if (pordevsr & MPC85xx_PORDEVSR_TSEC1_PRTC)
|
|
|
|
return PHY_INTERFACE_MODE_RGMII;
|
|
|
|
else
|
|
|
|
return PHY_INTERFACE_MODE_RMII;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* DTSEC2 only supports SGMII or RGMII */
|
|
|
|
if (port == FM1_DTSEC2) {
|
|
|
|
if (is_serdes_configured(SGMII_FM1_DTSEC2))
|
|
|
|
return PHY_INTERFACE_MODE_SGMII;
|
|
|
|
if (pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS)
|
|
|
|
return PHY_INTERFACE_MODE_RGMII;
|
|
|
|
}
|
|
|
|
|
2022-04-06 22:33:03 +00:00
|
|
|
return PHY_INTERFACE_MODE_NA;
|
2011-04-13 13:37:44 +00:00
|
|
|
}
|