2012-10-04 06:46:02 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 Altera Corporation <www.altera.com>
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2012-10-04 06:46:02 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/arch/reset_manager.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
2014-11-04 03:25:09 +00:00
|
|
|
#include <usb.h>
|
|
|
|
#include <usb/s3c_udc.h>
|
|
|
|
#include <usb_mass_storage.h>
|
|
|
|
|
2014-11-13 17:23:41 +00:00
|
|
|
#include <micrel.h>
|
2012-10-04 06:46:02 +00:00
|
|
|
#include <netdev.h>
|
2014-11-13 17:23:41 +00:00
|
|
|
#include <phy.h>
|
2012-10-04 06:46:02 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2015-04-15 21:44:31 +00:00
|
|
|
void s_init(void) {}
|
|
|
|
|
2012-10-04 06:46:02 +00:00
|
|
|
/*
|
|
|
|
* Miscellaneous platform dependent initialisations
|
|
|
|
*/
|
|
|
|
int board_init(void)
|
|
|
|
{
|
2014-09-08 12:08:45 +00:00
|
|
|
/* Address of boot parameters for ATAG (if ATAG is used) */
|
|
|
|
gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
|
|
|
|
|
2012-10-04 06:46:02 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2014-11-04 03:25:09 +00:00
|
|
|
|
2014-12-11 17:06:31 +00:00
|
|
|
/*
|
|
|
|
* PHY configuration
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_PHY_MICREL_KSZ9021
|
2014-11-13 17:23:41 +00:00
|
|
|
int board_phy_config(struct phy_device *phydev)
|
|
|
|
{
|
2014-12-11 17:06:31 +00:00
|
|
|
int ret;
|
2014-11-13 17:23:41 +00:00
|
|
|
/*
|
|
|
|
* These skew settings for the KSZ9021 ethernet phy is required for ethernet
|
|
|
|
* to work reliably on most flavors of cyclone5 boards.
|
|
|
|
*/
|
2014-12-11 17:06:31 +00:00
|
|
|
ret = ksz9021_phy_extended_write(phydev,
|
|
|
|
MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW,
|
|
|
|
0x0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = ksz9021_phy_extended_write(phydev,
|
|
|
|
MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW,
|
|
|
|
0x0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = ksz9021_phy_extended_write(phydev,
|
|
|
|
MII_KSZ9021_EXT_RGMII_CLOCK_SKEW,
|
|
|
|
0xf0f0);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (phydev->drv->config)
|
|
|
|
return phydev->drv->config(phydev);
|
|
|
|
|
|
|
|
return 0;
|
2014-11-13 17:23:41 +00:00
|
|
|
}
|
2014-12-11 17:06:31 +00:00
|
|
|
#endif
|
2014-11-13 17:23:41 +00:00
|
|
|
|
2014-11-04 03:25:09 +00:00
|
|
|
#ifdef CONFIG_USB_GADGET
|
|
|
|
struct s3c_plat_otg_data socfpga_otg_data = {
|
|
|
|
.regs_otg = CONFIG_USB_DWC2_REG_ADDR,
|
|
|
|
.usb_gusbcfg = 0x1417,
|
|
|
|
};
|
|
|
|
|
|
|
|
int board_usb_init(int index, enum usb_init_type init)
|
|
|
|
{
|
|
|
|
return s3c_udc_probe(&socfpga_otg_data);
|
|
|
|
}
|
|
|
|
|
|
|
|
int g_dnl_board_usb_cable_connected(void)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
#endif
|