2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2016-03-16 08:59:59 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2016-03-16 08:59:59 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/addrspace.h>
|
|
|
|
#include <asm/types.h>
|
|
|
|
#include <mach/ar71xx_regs.h>
|
|
|
|
#include <mach/ddr.h>
|
2016-05-30 14:54:51 +00:00
|
|
|
#include <mach/ath79.h>
|
2016-03-16 08:59:59 +00:00
|
|
|
#include <debug_uart.h>
|
|
|
|
|
|
|
|
#ifdef CONFIG_DEBUG_UART_BOARD_INIT
|
|
|
|
void board_debug_uart_init(void)
|
|
|
|
{
|
|
|
|
void __iomem *regs;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
regs = map_physmem(AR71XX_GPIO_BASE, AR71XX_GPIO_SIZE,
|
|
|
|
MAP_NOCACHE);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* GPIO9 as input, GPIO10 as output
|
|
|
|
*/
|
|
|
|
val = readl(regs + AR71XX_GPIO_REG_OE);
|
|
|
|
val &= ~AR933X_GPIO(9);
|
|
|
|
val |= AR933X_GPIO(10);
|
|
|
|
writel(val, regs + AR71XX_GPIO_REG_OE);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable UART, GPIO9 as UART_SI, GPIO10 as UART_SO
|
|
|
|
*/
|
|
|
|
val = readl(regs + AR71XX_GPIO_REG_FUNC);
|
|
|
|
val |= AR933X_GPIO_FUNC_UART_EN | AR933X_GPIO_FUNC_RES_TRUE;
|
|
|
|
writel(val, regs + AR71XX_GPIO_REG_FUNC);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
ddr_init();
|
2016-05-30 14:54:51 +00:00
|
|
|
ath79_eth_reset();
|
2016-03-16 08:59:59 +00:00
|
|
|
return 0;
|
|
|
|
}
|