2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2012-10-08 07:44:21 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Freescale Semiconductor, Inc.
|
|
|
|
* Roy Zang <tie-fei.zang@freescale.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* MAXFRM - maximum frame length */
|
|
|
|
#define MAXFRM_MASK 0x0000ffff
|
|
|
|
|
|
|
|
#include <common.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2012-10-08 07:44:21 +00:00
|
|
|
#include <phy.h>
|
|
|
|
#include <asm/types.h>
|
|
|
|
#include <asm/io.h>
|
2015-03-21 02:28:19 +00:00
|
|
|
#include <fsl_memac.h>
|
2012-10-08 07:44:21 +00:00
|
|
|
|
|
|
|
#include "fm.h"
|
|
|
|
|
|
|
|
static void memac_init_mac(struct fsl_enet_mac *mac)
|
|
|
|
{
|
|
|
|
struct memac *regs = mac->base;
|
|
|
|
|
|
|
|
/* mask all interrupt */
|
|
|
|
out_be32(®s->imask, IMASK_MASK_ALL);
|
|
|
|
|
|
|
|
/* clear all events */
|
|
|
|
out_be32(®s->ievent, IEVENT_CLEAR_ALL);
|
|
|
|
|
|
|
|
/* set the max receive length */
|
|
|
|
out_be32(®s->maxfrm, mac->max_rx_len & MAXFRM_MASK);
|
|
|
|
|
|
|
|
/* multicast frame reception for the hash entry disable */
|
|
|
|
out_be32(®s->hashtable_ctrl, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void memac_enable_mac(struct fsl_enet_mac *mac)
|
|
|
|
{
|
|
|
|
struct memac *regs = mac->base;
|
|
|
|
|
2014-08-13 10:32:19 +00:00
|
|
|
setbits_be32(®s->command_config,
|
|
|
|
MEMAC_CMD_CFG_RXTX_EN | MEMAC_CMD_CFG_NO_LEN_CHK);
|
2012-10-08 07:44:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void memac_disable_mac(struct fsl_enet_mac *mac)
|
|
|
|
{
|
|
|
|
struct memac *regs = mac->base;
|
|
|
|
|
|
|
|
clrbits_be32(®s->command_config, MEMAC_CMD_CFG_RXTX_EN);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void memac_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
|
|
|
|
{
|
|
|
|
struct memac *regs = mac->base;
|
|
|
|
u32 mac_addr0, mac_addr1;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* if a station address of 0x12345678ABCD, perform a write to
|
|
|
|
* MAC_ADDR0 of 0x78563412, MAC_ADDR1 of 0x0000CDAB
|
|
|
|
*/
|
|
|
|
mac_addr0 = (mac_addr[3] << 24) | (mac_addr[2] << 16) | \
|
|
|
|
(mac_addr[1] << 8) | (mac_addr[0]);
|
|
|
|
out_be32(®s->mac_addr_0, mac_addr0);
|
|
|
|
|
|
|
|
mac_addr1 = ((mac_addr[5] << 8) | mac_addr[4]) & 0x0000ffff;
|
|
|
|
out_be32(®s->mac_addr_1, mac_addr1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void memac_set_interface_mode(struct fsl_enet_mac *mac,
|
|
|
|
phy_interface_t type, int speed)
|
|
|
|
{
|
|
|
|
/* Roy need more work here */
|
|
|
|
|
|
|
|
struct memac *regs = mac->base;
|
|
|
|
u32 if_mode, if_status;
|
|
|
|
|
|
|
|
/* clear all bits relative with interface mode */
|
|
|
|
if_mode = in_be32(®s->if_mode);
|
|
|
|
if_status = in_be32(®s->if_status);
|
|
|
|
|
|
|
|
/* set interface mode */
|
|
|
|
switch (type) {
|
|
|
|
case PHY_INTERFACE_MODE_GMII:
|
|
|
|
if_mode &= ~IF_MODE_MASK;
|
|
|
|
if_mode |= IF_MODE_GMII;
|
|
|
|
break;
|
|
|
|
case PHY_INTERFACE_MODE_RGMII:
|
2020-03-12 12:53:44 +00:00
|
|
|
case PHY_INTERFACE_MODE_RGMII_ID:
|
|
|
|
case PHY_INTERFACE_MODE_RGMII_RXID:
|
2017-08-04 06:14:53 +00:00
|
|
|
case PHY_INTERFACE_MODE_RGMII_TXID:
|
2012-10-08 07:44:21 +00:00
|
|
|
if_mode |= (IF_MODE_GMII | IF_MODE_RG);
|
|
|
|
break;
|
|
|
|
case PHY_INTERFACE_MODE_RMII:
|
|
|
|
if_mode |= (IF_MODE_GMII | IF_MODE_RM);
|
|
|
|
break;
|
|
|
|
case PHY_INTERFACE_MODE_SGMII:
|
net: freescale: replace usage of phy-mode = "sgmii-2500" with "2500base-x"
After the discussion here:
https://lore.kernel.org/netdev/20210603143453.if7hgifupx5k433b@pali/
which resulted in this patch:
https://patchwork.kernel.org/project/netdevbpf/patch/20210704134325.24842-1-pali@kernel.org/
and many other discussions before it, notably:
https://patchwork.kernel.org/project/linux-arm-kernel/patch/1512016235-15909-1-git-send-email-Bhaskar.Upadhaya@nxp.com/
it became apparent that nobody really knows what "SGMII 2500" is.
Certainly, Freescale/NXP hardware engineers name this protocol
"SGMII 2500" in the reference manuals, but the PCS devices do not
support any "SGMII" specific features when operating at the speed of
2500 Mbps, no in-band autoneg and no speed change via symbol replication
. So that leaves a fixed speed of 2500 Mbps using a coding of 8b/10b
with a SERDES lane frequency of 3.125 GHz. In fact, "SGMII 2500 without
in-band autoneg and at a fixed speed" is indistinguishable from
"2500base-x without in-band autoneg", which is precisely what these NXP
devices support.
So it just appears that "SGMII 2500" is an unclear name with no clear
definition that stuck.
As such, in the Linux kernel, the drivers which use this SERDES protocol
use the 2500base-x phy-mode.
This patch converts U-Boot to use 2500base-x too, or at least, as much
as it can.
Note that I would have really liked to delete PHY_INTERFACE_MODE_SGMII_2500
completely, but the mvpp2 driver seems to even distinguish between SGMII
2500 and 2500base-X. Namely, it enables in-band autoneg for one but not
the other, and forces flow control for one but not the other. This goes
back to the idea that maybe 2500base-X is a fiber protocol and SGMII-2500
is an MII protocol (connects a MAC to a PHY such as Aquantia), but the
two are practically indistinguishable through everything except use case.
NXP devices can support both use cases through an identical configuration,
for example RX flow control can be unconditionally enabled in order to
support rate adaptation performed by an Aquantia PHY. At least I can
find no indication in online documents published by Cisco which would
point towards "SGMII-2500" being an actual standard with an actual
definition, so I cannot say "yes, NXP devices support it".
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
Reviewed-by: Ramon Fried <rfried.dev@gmail.com>
2021-09-18 12:32:35 +00:00
|
|
|
case PHY_INTERFACE_MODE_2500BASEX:
|
2013-08-19 10:58:52 +00:00
|
|
|
case PHY_INTERFACE_MODE_QSGMII:
|
2012-10-08 07:44:21 +00:00
|
|
|
if_mode &= ~IF_MODE_MASK;
|
|
|
|
if_mode |= (IF_MODE_GMII);
|
|
|
|
break;
|
2021-09-18 12:32:34 +00:00
|
|
|
case PHY_INTERFACE_MODE_10GBASER:
|
2014-08-13 10:32:19 +00:00
|
|
|
case PHY_INTERFACE_MODE_XGMII:
|
|
|
|
if_mode &= ~IF_MODE_MASK;
|
|
|
|
if_mode |= IF_MODE_XGMII;
|
|
|
|
break;
|
2012-10-08 07:44:21 +00:00
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
2014-08-13 10:32:19 +00:00
|
|
|
/* Enable automatic speed selection for Non-XGMII */
|
2021-09-18 12:32:34 +00:00
|
|
|
if (type != PHY_INTERFACE_MODE_XGMII && type != PHY_INTERFACE_MODE_10GBASER)
|
2014-08-13 10:32:19 +00:00
|
|
|
if_mode |= IF_MODE_EN_AUTO;
|
2012-10-08 07:44:21 +00:00
|
|
|
|
2017-08-04 06:14:53 +00:00
|
|
|
if (type == PHY_INTERFACE_MODE_RGMII ||
|
2020-03-12 12:53:44 +00:00
|
|
|
type == PHY_INTERFACE_MODE_RGMII_ID ||
|
|
|
|
type == PHY_INTERFACE_MODE_RGMII_RXID ||
|
2017-08-04 06:14:53 +00:00
|
|
|
type == PHY_INTERFACE_MODE_RGMII_TXID) {
|
2013-03-04 03:59:20 +00:00
|
|
|
if_mode &= ~IF_MODE_EN_AUTO;
|
|
|
|
if_mode &= ~IF_MODE_SETSP_MASK;
|
|
|
|
switch (speed) {
|
|
|
|
case SPEED_1000:
|
|
|
|
if_mode |= IF_MODE_SETSP_1000M;
|
|
|
|
break;
|
|
|
|
case SPEED_100:
|
|
|
|
if_mode |= IF_MODE_SETSP_100M;
|
|
|
|
break;
|
|
|
|
case SPEED_10:
|
|
|
|
if_mode |= IF_MODE_SETSP_10M;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-08 07:44:21 +00:00
|
|
|
debug(" %s, if_mode = %x\n", __func__, if_mode);
|
|
|
|
debug(" %s, if_status = %x\n", __func__, if_status);
|
|
|
|
out_be32(®s->if_mode, if_mode);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
void init_memac(struct fsl_enet_mac *mac, void *base,
|
|
|
|
void *phyregs, int max_rx_len)
|
|
|
|
{
|
2020-04-23 13:25:19 +00:00
|
|
|
debug("%s: @ %p, mdio @ %p\n", __func__, base, phyregs);
|
2012-10-08 07:44:21 +00:00
|
|
|
mac->base = base;
|
|
|
|
mac->phyregs = phyregs;
|
|
|
|
mac->max_rx_len = max_rx_len;
|
|
|
|
mac->init_mac = memac_init_mac;
|
|
|
|
mac->enable_mac = memac_enable_mac;
|
|
|
|
mac->disable_mac = memac_disable_mac;
|
|
|
|
mac->set_mac_addr = memac_set_mac_addr;
|
|
|
|
mac->set_if_mode = memac_set_interface_mode;
|
|
|
|
}
|