2014-10-03 10:21:06 +00:00
|
|
|
/*
|
2015-05-29 08:30:00 +00:00
|
|
|
* Copyright (C) 2011-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
|
2014-10-03 10:21:06 +00:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2015-09-21 15:27:39 +00:00
|
|
|
#include <linux/err.h>
|
2015-05-29 08:30:00 +00:00
|
|
|
#include <linux/io.h>
|
2015-09-21 15:27:39 +00:00
|
|
|
#include <linux/sizes.h>
|
2016-01-08 16:51:13 +00:00
|
|
|
|
|
|
|
#include "../init.h"
|
|
|
|
#include "ddrphy-regs.h"
|
|
|
|
#include "umc-regs.h"
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2016-01-21 05:57:30 +00:00
|
|
|
enum dram_size {
|
|
|
|
DRAM_SZ_128M,
|
|
|
|
DRAM_SZ_256M,
|
|
|
|
DRAM_SZ_512M,
|
|
|
|
DRAM_SZ_NR,
|
|
|
|
};
|
|
|
|
|
|
|
|
static u32 umc_spcctla[DRAM_SZ_NR] = {0x002b0617, 0x003f0617, 0x00770617};
|
|
|
|
|
2015-01-21 06:06:46 +00:00
|
|
|
static void umc_start_ssif(void __iomem *ssif_base)
|
2014-10-03 10:21:06 +00:00
|
|
|
{
|
2016-02-26 05:21:39 +00:00
|
|
|
writel(0x00000000, ssif_base + 0x0000b004);
|
2014-10-03 10:21:06 +00:00
|
|
|
writel(0xffffffff, ssif_base + 0x0000c004);
|
2016-02-26 05:21:39 +00:00
|
|
|
writel(0x000fffcf, ssif_base + 0x0000c008);
|
2014-10-03 10:21:06 +00:00
|
|
|
writel(0x00000001, ssif_base + 0x0000b000);
|
|
|
|
writel(0x00000001, ssif_base + 0x0000c000);
|
|
|
|
|
|
|
|
writel(0x03010100, ssif_base + UMC_HDMCHSEL);
|
|
|
|
writel(0x03010101, ssif_base + UMC_MDMCHSEL);
|
|
|
|
writel(0x03010100, ssif_base + UMC_DVCCHSEL);
|
|
|
|
writel(0x03010100, ssif_base + UMC_DMDCHSEL);
|
|
|
|
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_FETCH);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE0);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC0);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC0);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMQUE1);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMWC1);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_COMRC1);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_WC);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_RC);
|
|
|
|
writel(0x00000000, ssif_base + UMC_CLKEN_SSIF_DST);
|
|
|
|
writel(0x00000000, ssif_base + 0x0000c044); /* DCGIV_SSIF_REG */
|
|
|
|
|
|
|
|
writel(0x00000001, ssif_base + UMC_CPURST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_IDSRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_IXMRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_HDMRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_MDMRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_HDDRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_MDDRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_SIORST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_GIORST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_HD2RST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_VIORST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_DVCRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_RGLRST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_VPERST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_AIORST);
|
|
|
|
writel(0x00000001, ssif_base + UMC_DMDRST);
|
|
|
|
}
|
|
|
|
|
2016-01-21 05:57:30 +00:00
|
|
|
static int umc_dramcont_init(void __iomem *dramcont, void __iomem *ca_base,
|
|
|
|
int size, int width)
|
2014-10-03 10:21:06 +00:00
|
|
|
{
|
2016-01-21 05:57:30 +00:00
|
|
|
enum dram_size dram_size;
|
|
|
|
|
|
|
|
switch (size / (width / 16)) {
|
|
|
|
case SZ_128M:
|
|
|
|
dram_size = DRAM_SZ_128M;
|
|
|
|
break;
|
|
|
|
case SZ_256M:
|
|
|
|
dram_size = DRAM_SZ_256M;
|
|
|
|
break;
|
|
|
|
case SZ_512M:
|
|
|
|
dram_size = DRAM_SZ_512M;
|
|
|
|
break;
|
|
|
|
default:
|
2016-02-26 05:21:36 +00:00
|
|
|
pr_err("unsupported DRAM size\n");
|
2016-01-21 05:57:30 +00:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
writel(0x66bb0f17, dramcont + UMC_CMDCTLA);
|
|
|
|
writel(0x18c6aa44, dramcont + UMC_CMDCTLB);
|
2016-01-21 05:57:30 +00:00
|
|
|
writel(umc_spcctla[dram_size], dramcont + UMC_SPCCTLA);
|
2014-10-03 10:21:06 +00:00
|
|
|
writel(0x00ff0008, dramcont + UMC_SPCCTLB);
|
|
|
|
writel(0x000c00ae, dramcont + UMC_RDATACTL_D0);
|
|
|
|
writel(0x000c00ae, dramcont + UMC_RDATACTL_D1);
|
|
|
|
writel(0x04060802, dramcont + UMC_WDATACTL_D0);
|
|
|
|
writel(0x04060802, dramcont + UMC_WDATACTL_D1);
|
|
|
|
writel(0x04a02000, dramcont + UMC_DATASET);
|
|
|
|
writel(0x00000000, ca_base + 0x2300);
|
|
|
|
writel(0x00400020, dramcont + UMC_DCCGCTL);
|
|
|
|
writel(0x0000000f, dramcont + 0x7000);
|
|
|
|
writel(0x0000000f, dramcont + 0x8000);
|
|
|
|
writel(0x000000c3, dramcont + 0x8004);
|
|
|
|
writel(0x00000071, dramcont + 0x8008);
|
|
|
|
writel(0x00000004, dramcont + UMC_FLOWCTLG);
|
|
|
|
writel(0x00000000, dramcont + 0x0060);
|
|
|
|
writel(0x80000201, ca_base + 0xc20);
|
|
|
|
writel(0x0801e01e, dramcont + UMC_FLOWCTLA);
|
|
|
|
writel(0x00200000, dramcont + UMC_FLOWCTLB);
|
|
|
|
writel(0x00004444, dramcont + UMC_FLOWCTLC);
|
|
|
|
writel(0x200a0a00, dramcont + UMC_SPCSETB);
|
|
|
|
writel(0x00010000, dramcont + UMC_SPCSETD);
|
|
|
|
writel(0x80000020, dramcont + UMC_DFICUPDCTLA);
|
2016-01-21 05:57:30 +00:00
|
|
|
|
|
|
|
return 0;
|
2014-10-03 10:21:06 +00:00
|
|
|
}
|
|
|
|
|
2016-01-21 05:57:30 +00:00
|
|
|
int ph1_pro4_umc_init(const struct uniphier_board_data *bd)
|
2014-10-03 10:21:06 +00:00
|
|
|
{
|
|
|
|
void __iomem *ssif_base = (void __iomem *)UMC_SSIF_BASE;
|
|
|
|
void __iomem *ca_base0 = (void __iomem *)UMC_CA_BASE(0);
|
|
|
|
void __iomem *ca_base1 = (void __iomem *)UMC_CA_BASE(1);
|
|
|
|
void __iomem *dramcont0 = (void __iomem *)UMC_DRAMCONT_BASE(0);
|
|
|
|
void __iomem *dramcont1 = (void __iomem *)UMC_DRAMCONT_BASE(1);
|
2014-12-19 11:20:52 +00:00
|
|
|
void __iomem *phy0_0 = (void __iomem *)DDRPHY_BASE(0, 0);
|
|
|
|
void __iomem *phy0_1 = (void __iomem *)DDRPHY_BASE(0, 1);
|
|
|
|
void __iomem *phy1_0 = (void __iomem *)DDRPHY_BASE(1, 0);
|
|
|
|
void __iomem *phy1_1 = (void __iomem *)DDRPHY_BASE(1, 1);
|
2016-01-21 05:57:30 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (bd->dram_freq != 1600) {
|
|
|
|
pr_err("Unsupported DDR configuration\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
umc_dram_init_start(dramcont0);
|
|
|
|
umc_dram_init_start(dramcont1);
|
|
|
|
umc_dram_init_poll(dramcont0);
|
|
|
|
umc_dram_init_poll(dramcont1);
|
|
|
|
|
|
|
|
writel(0x00000101, dramcont0 + UMC_DIOCTLA);
|
|
|
|
|
2016-02-26 05:21:42 +00:00
|
|
|
ph1_ld4_ddrphy_init(phy0_0, bd->dram_freq, bd->dram_ddr3plus);
|
2014-12-19 11:20:52 +00:00
|
|
|
|
|
|
|
ddrphy_prepare_training(phy0_0, 0);
|
|
|
|
ddrphy_training(phy0_0);
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
writel(0x00000103, dramcont0 + UMC_DIOCTLA);
|
|
|
|
|
2016-02-26 05:21:42 +00:00
|
|
|
ph1_ld4_ddrphy_init(phy0_1, bd->dram_freq, bd->dram_ddr3plus);
|
2014-12-19 11:20:52 +00:00
|
|
|
|
|
|
|
ddrphy_prepare_training(phy0_1, 1);
|
|
|
|
ddrphy_training(phy0_1);
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
writel(0x00000101, dramcont1 + UMC_DIOCTLA);
|
|
|
|
|
2016-02-26 05:21:42 +00:00
|
|
|
ph1_ld4_ddrphy_init(phy1_0, bd->dram_freq, bd->dram_ddr3plus);
|
2014-12-19 11:20:52 +00:00
|
|
|
|
|
|
|
ddrphy_prepare_training(phy1_0, 0);
|
|
|
|
ddrphy_training(phy1_0);
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
writel(0x00000103, dramcont1 + UMC_DIOCTLA);
|
|
|
|
|
2016-02-26 05:21:42 +00:00
|
|
|
ph1_ld4_ddrphy_init(phy1_1, bd->dram_freq, bd->dram_ddr3plus);
|
2014-12-19 11:20:52 +00:00
|
|
|
|
|
|
|
ddrphy_prepare_training(phy1_1, 1);
|
|
|
|
ddrphy_training(phy1_1);
|
|
|
|
|
2016-02-26 05:21:34 +00:00
|
|
|
ret = umc_dramcont_init(dramcont0, ca_base0, bd->dram_ch[0].size,
|
|
|
|
bd->dram_ch[0].width);
|
2016-01-21 05:57:30 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2016-02-26 05:21:34 +00:00
|
|
|
ret = umc_dramcont_init(dramcont1, ca_base1, bd->dram_ch[1].size,
|
|
|
|
bd->dram_ch[1].width);
|
2016-01-21 05:57:30 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
umc_start_ssif(ssif_base);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|