2015-07-31 23:55:08 +00:00
|
|
|
/*
|
|
|
|
* Device Tree Source for AM33xx clock data
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Texas Instruments, Inc.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
&scm_clocks {
|
2018-12-05 13:53:42 +00:00
|
|
|
sys_clkin_ck: sys_clkin_ck@40 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
clocks = <&virt_19200000_ck>, <&virt_24000000_ck>, <&virt_25000000_ck>, <&virt_26000000_ck>;
|
|
|
|
ti,bit-shift = <22>;
|
|
|
|
reg = <0x0040>;
|
|
|
|
};
|
|
|
|
|
|
|
|
adc_tsc_fck: adc_tsc_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dcan0_fck: dcan0_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dcan1_fck: dcan1_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcasp0_fck: mcasp0_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcasp1_fck: mcasp1_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
smartreflex0_fck: smartreflex0_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
smartreflex1_fck: smartreflex1_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sha0_fck: sha0_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
aes0_fck: aes0_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
rng_fck: rng_fck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&sys_clkin_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ehrpwm0_tbclk: ehrpwm0_tbclk@44e10664 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,gate-clock";
|
|
|
|
clocks = <&l4ls_gclk>;
|
|
|
|
ti,bit-shift = <0>;
|
|
|
|
reg = <0x0664>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ehrpwm1_tbclk: ehrpwm1_tbclk@44e10664 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,gate-clock";
|
|
|
|
clocks = <&l4ls_gclk>;
|
|
|
|
ti,bit-shift = <1>;
|
|
|
|
reg = <0x0664>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ehrpwm2_tbclk: ehrpwm2_tbclk@44e10664 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,gate-clock";
|
|
|
|
clocks = <&l4ls_gclk>;
|
|
|
|
ti,bit-shift = <2>;
|
|
|
|
reg = <0x0664>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
&prcm_clocks {
|
|
|
|
clk_32768_ck: clk_32768_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clk_rc32k_ck: clk_rc32k_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
virt_19200000_ck: virt_19200000_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <19200000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
virt_24000000_ck: virt_24000000_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
virt_25000000_ck: virt_25000000_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <25000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
virt_26000000_ck: virt_26000000_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <26000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
tclkin_ck: tclkin_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <12000000>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_core_ck: dpll_core_ck@490 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,am3-dpll-core-clock";
|
|
|
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
|
|
|
reg = <0x0490>, <0x045c>, <0x0468>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dpll_core_x2_ck: dpll_core_x2_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,am3-dpll-x2-clock";
|
|
|
|
clocks = <&dpll_core_ck>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_core_m4_ck: dpll_core_m4_ck@480 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&dpll_core_x2_ck>;
|
|
|
|
ti,max-div = <31>;
|
|
|
|
reg = <0x0480>;
|
|
|
|
ti,index-starts-at-one;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_core_m5_ck: dpll_core_m5_ck@484 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&dpll_core_x2_ck>;
|
|
|
|
ti,max-div = <31>;
|
|
|
|
reg = <0x0484>;
|
|
|
|
ti,index-starts-at-one;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_core_m6_ck: dpll_core_m6_ck@4d8 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&dpll_core_x2_ck>;
|
|
|
|
ti,max-div = <31>;
|
|
|
|
reg = <0x04d8>;
|
|
|
|
ti,index-starts-at-one;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_mpu_ck: dpll_mpu_ck@488 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,am3-dpll-clock";
|
|
|
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
|
|
|
reg = <0x0488>, <0x0420>, <0x042c>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_mpu_m2_ck: dpll_mpu_m2_ck@4a8 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&dpll_mpu_ck>;
|
|
|
|
ti,max-div = <31>;
|
|
|
|
reg = <0x04a8>;
|
|
|
|
ti,index-starts-at-one;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_ddr_ck: dpll_ddr_ck@494 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,am3-dpll-no-gate-clock";
|
|
|
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
|
|
|
reg = <0x0494>, <0x0434>, <0x0440>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_ddr_m2_ck: dpll_ddr_m2_ck@4a0 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&dpll_ddr_ck>;
|
|
|
|
ti,max-div = <31>;
|
|
|
|
reg = <0x04a0>;
|
|
|
|
ti,index-starts-at-one;
|
|
|
|
};
|
|
|
|
|
|
|
|
dpll_ddr_m2_div2_ck: dpll_ddr_m2_div2_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_ddr_m2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <2>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_disp_ck: dpll_disp_ck@498 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,am3-dpll-no-gate-clock";
|
|
|
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
|
|
|
reg = <0x0498>, <0x0448>, <0x0454>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_disp_m2_ck: dpll_disp_m2_ck@4a4 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&dpll_disp_ck>;
|
|
|
|
ti,max-div = <31>;
|
|
|
|
reg = <0x04a4>;
|
|
|
|
ti,index-starts-at-one;
|
|
|
|
ti,set-rate-parent;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_per_ck: dpll_per_ck@48c {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,am3-dpll-no-gate-j-type-clock";
|
|
|
|
clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
|
|
|
|
reg = <0x048c>, <0x0470>, <0x049c>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
dpll_per_m2_ck: dpll_per_m2_ck@4ac {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&dpll_per_ck>;
|
|
|
|
ti,max-div = <31>;
|
|
|
|
reg = <0x04ac>;
|
|
|
|
ti,index-starts-at-one;
|
|
|
|
};
|
|
|
|
|
|
|
|
dpll_per_m2_div4_wkupdm_ck: dpll_per_m2_div4_wkupdm_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_per_m2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dpll_per_m2_div4_ck: dpll_per_m2_div4_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_per_m2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clk_24mhz: clk_24mhz {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_per_m2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <8>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clkdiv32k_ck: clkdiv32k_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&clk_24mhz>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <732>;
|
|
|
|
};
|
|
|
|
|
|
|
|
l3_gclk: l3_gclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
pruss_ocp_gclk: pruss_ocp_gclk@530 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
clocks = <&l3_gclk>, <&dpll_disp_m2_ck>;
|
|
|
|
reg = <0x0530>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
mmu_fck: mmu_fck@914 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,gate-clock";
|
|
|
|
clocks = <&dpll_core_m4_ck>;
|
|
|
|
ti,bit-shift = <1>;
|
|
|
|
reg = <0x0914>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
timer1_fck: timer1_fck@528 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&sys_clkin_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>, <&tclkin_ck>, <&clk_rc32k_ck>, <&clk_32768_ck>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x0528>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
timer2_fck: timer2_fck@508 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x0508>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
timer3_fck: timer3_fck@50c {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x050c>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
timer4_fck: timer4_fck@510 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x0510>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
timer5_fck: timer5_fck@518 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x0518>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
timer6_fck: timer6_fck@51c {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x051c>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
timer7_fck: timer7_fck@504 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&tclkin_ck>, <&sys_clkin_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x0504>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
usbotg_fck: usbotg_fck@47c {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,gate-clock";
|
|
|
|
clocks = <&dpll_per_ck>;
|
|
|
|
ti,bit-shift = <8>;
|
|
|
|
reg = <0x047c>;
|
|
|
|
};
|
|
|
|
|
|
|
|
dpll_core_m4_div2_ck: dpll_core_m4_div2_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <2>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
ieee5000_fck: ieee5000_fck@e4 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,gate-clock";
|
|
|
|
clocks = <&dpll_core_m4_div2_ck>;
|
|
|
|
ti,bit-shift = <1>;
|
|
|
|
reg = <0x00e4>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
wdt1_fck: wdt1_fck@538 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&clk_rc32k_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x0538>;
|
|
|
|
};
|
|
|
|
|
|
|
|
l4_rtc_gclk: l4_rtc_gclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
l4hs_gclk: l4hs_gclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
l3s_gclk: l3s_gclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_div2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
l4fw_gclk: l4fw_gclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_div2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
l4ls_gclk: l4ls_gclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_div2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sysclk_div_ck: sysclk_div_ck {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m4_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpsw_125mhz_gclk: cpsw_125mhz_gclk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_core_m5_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <2>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
cpsw_cpts_rft_clk: cpsw_cpts_rft_clk@520 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
clocks = <&dpll_core_m5_ck>, <&dpll_core_m4_ck>;
|
|
|
|
reg = <0x0520>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
gpio0_dbclk_mux_ck: gpio0_dbclk_mux_ck@53c {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
2018-12-05 13:53:42 +00:00
|
|
|
clocks = <&clk_rc32k_ck>, <&clk_32768_ck>, <&l4_per_clkctrl AM3_CLKDIV32K_CLKCTRL 0>;
|
2015-07-31 23:55:08 +00:00
|
|
|
reg = <0x053c>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
lcd_gclk: lcd_gclk@534 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
clocks = <&dpll_disp_m2_ck>, <&dpll_core_m5_ck>, <&dpll_per_m2_ck>;
|
|
|
|
reg = <0x0534>;
|
|
|
|
ti,set-rate-parent;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc_clk: mmc_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clocks = <&dpll_per_m2_ck>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clock-div = <2>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
gfx_fclk_clksel_ck: gfx_fclk_clksel_ck@52c {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
clocks = <&dpll_core_m4_ck>, <&dpll_per_m2_ck>;
|
|
|
|
ti,bit-shift = <1>;
|
|
|
|
reg = <0x052c>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
gfx_fck_div_ck: gfx_fck_div_ck@52c {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&gfx_fclk_clksel_ck>;
|
|
|
|
reg = <0x052c>;
|
|
|
|
ti,max-div = <2>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
sysclkout_pre_ck: sysclkout_pre_ck@700 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
clocks = <&clk_32768_ck>, <&l3_gclk>, <&dpll_ddr_m2_ck>, <&dpll_per_m2_ck>, <&lcd_gclk>;
|
|
|
|
reg = <0x0700>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
clkout2_div_ck: clkout2_div_ck@700 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,divider-clock";
|
|
|
|
clocks = <&sysclkout_pre_ck>;
|
|
|
|
ti,bit-shift = <3>;
|
|
|
|
ti,max-div = <8>;
|
|
|
|
reg = <0x0700>;
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
clkout2_ck: clkout2_ck@700 {
|
2015-07-31 23:55:08 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "ti,gate-clock";
|
|
|
|
clocks = <&clkout2_div_ck>;
|
|
|
|
ti,bit-shift = <7>;
|
|
|
|
reg = <0x0700>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2018-12-05 13:53:42 +00:00
|
|
|
&prcm {
|
|
|
|
l4_per_cm: l4_per_cm@0 {
|
|
|
|
compatible = "ti,omap4-cm";
|
|
|
|
reg = <0x0 0x200>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x0 0x200>;
|
|
|
|
|
|
|
|
l4_per_clkctrl: clk@14 {
|
|
|
|
compatible = "ti,clkctrl";
|
|
|
|
reg = <0x14 0x13c>;
|
|
|
|
#clock-cells = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
l4_wkup_cm: l4_wkup_cm@400 {
|
|
|
|
compatible = "ti,omap4-cm";
|
|
|
|
reg = <0x400 0x100>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x400 0x100>;
|
|
|
|
|
|
|
|
l4_wkup_clkctrl: clk@4 {
|
|
|
|
compatible = "ti,clkctrl";
|
|
|
|
reg = <0x4 0xd4>;
|
|
|
|
#clock-cells = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
mpu_cm: mpu_cm@600 {
|
|
|
|
compatible = "ti,omap4-cm";
|
|
|
|
reg = <0x600 0x100>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x600 0x100>;
|
|
|
|
|
|
|
|
mpu_clkctrl: clk@4 {
|
|
|
|
compatible = "ti,clkctrl";
|
|
|
|
reg = <0x4 0x4>;
|
|
|
|
#clock-cells = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
l4_rtc_cm: l4_rtc_cm@800 {
|
|
|
|
compatible = "ti,omap4-cm";
|
|
|
|
reg = <0x800 0x100>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x800 0x100>;
|
|
|
|
|
|
|
|
l4_rtc_clkctrl: clk@0 {
|
|
|
|
compatible = "ti,clkctrl";
|
|
|
|
reg = <0x0 0x4>;
|
|
|
|
#clock-cells = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
gfx_l3_cm: gfx_l3_cm@900 {
|
|
|
|
compatible = "ti,omap4-cm";
|
|
|
|
reg = <0x900 0x100>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x900 0x100>;
|
|
|
|
|
|
|
|
gfx_l3_clkctrl: clk@4 {
|
|
|
|
compatible = "ti,clkctrl";
|
|
|
|
reg = <0x4 0x4>;
|
|
|
|
#clock-cells = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
l4_cefuse_cm: l4_cefuse_cm@a00 {
|
|
|
|
compatible = "ti,omap4-cm";
|
|
|
|
reg = <0xa00 0x100>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0xa00 0x100>;
|
|
|
|
|
|
|
|
l4_cefuse_clkctrl: clk@20 {
|
|
|
|
compatible = "ti,clkctrl";
|
|
|
|
reg = <0x20 0x4>;
|
|
|
|
#clock-cells = <2>;
|
|
|
|
};
|
2015-07-31 23:55:08 +00:00
|
|
|
};
|
|
|
|
};
|