2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2017-07-13 13:10:00 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2017
|
|
|
|
* Christophe Leroy, CS Systemes d'Information, christophe.leroy@c-s.fr
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-11-14 19:57:37 +00:00
|
|
|
#include <cpu_func.h>
|
2017-07-13 13:10:00 +00:00
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/ppc.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
|
|
|
|
int icache_status(void)
|
|
|
|
{
|
|
|
|
return !!(mfspr(IC_CST) & IDC_ENABLED);
|
|
|
|
}
|
|
|
|
|
|
|
|
void icache_enable(void)
|
|
|
|
{
|
|
|
|
sync();
|
|
|
|
mtspr(IC_CST, IDC_INVALL);
|
|
|
|
mtspr(IC_CST, IDC_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
void icache_disable(void)
|
|
|
|
{
|
|
|
|
sync();
|
|
|
|
mtspr(IC_CST, IDC_DISABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
int dcache_status(void)
|
|
|
|
{
|
|
|
|
return !!(mfspr(IC_CST) & IDC_ENABLED);
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_enable(void)
|
|
|
|
{
|
|
|
|
mtspr(MD_CTR, MD_RESETVAL); /* Set cache mode with MMU off */
|
|
|
|
mtspr(DC_CST, IDC_INVALL);
|
|
|
|
mtspr(DC_CST, IDC_ENABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_disable(void)
|
|
|
|
{
|
|
|
|
sync();
|
|
|
|
mtspr(DC_CST, IDC_DISABLE);
|
|
|
|
mtspr(DC_CST, IDC_INVALL);
|
|
|
|
}
|