2012-05-01 11:09:49 +00:00
|
|
|
/*
|
|
|
|
* Freescale i.MX28 Battery measurement init
|
|
|
|
*
|
|
|
|
* Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
|
|
|
|
* on behalf of DENX Software Engineering GmbH
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2012-05-01 11:09:49 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <config.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
|
2012-08-05 09:05:32 +00:00
|
|
|
#include "mxs_init.h"
|
2012-05-01 11:09:49 +00:00
|
|
|
|
2012-08-05 09:05:32 +00:00
|
|
|
void mxs_lradc_init(void)
|
2012-05-01 11:09:49 +00:00
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_lradc_regs *regs = (struct mxs_lradc_regs *)MXS_LRADC_BASE;
|
2012-05-01 11:09:49 +00:00
|
|
|
|
|
|
|
writel(LRADC_CTRL0_SFTRST, ®s->hw_lradc_ctrl0_clr);
|
|
|
|
writel(LRADC_CTRL0_CLKGATE, ®s->hw_lradc_ctrl0_clr);
|
|
|
|
writel(LRADC_CTRL0_ONCHIP_GROUNDREF, ®s->hw_lradc_ctrl0_clr);
|
|
|
|
|
|
|
|
clrsetbits_le32(®s->hw_lradc_ctrl3,
|
|
|
|
LRADC_CTRL3_CYCLE_TIME_MASK,
|
|
|
|
LRADC_CTRL3_CYCLE_TIME_6MHZ);
|
|
|
|
|
|
|
|
clrsetbits_le32(®s->hw_lradc_ctrl4,
|
|
|
|
LRADC_CTRL4_LRADC7SELECT_MASK |
|
|
|
|
LRADC_CTRL4_LRADC6SELECT_MASK,
|
|
|
|
LRADC_CTRL4_LRADC7SELECT_CHANNEL7 |
|
|
|
|
LRADC_CTRL4_LRADC6SELECT_CHANNEL10);
|
|
|
|
}
|
|
|
|
|
2012-08-05 09:05:32 +00:00
|
|
|
void mxs_lradc_enable_batt_measurement(void)
|
2012-05-01 11:09:49 +00:00
|
|
|
{
|
2012-08-05 09:05:31 +00:00
|
|
|
struct mxs_lradc_regs *regs = (struct mxs_lradc_regs *)MXS_LRADC_BASE;
|
2012-05-01 11:09:49 +00:00
|
|
|
|
|
|
|
/* Check if the channel is present at all. */
|
|
|
|
if (!(readl(®s->hw_lradc_status) & LRADC_STATUS_CHANNEL7_PRESENT))
|
|
|
|
return;
|
|
|
|
|
|
|
|
writel(LRADC_CTRL1_LRADC7_IRQ_EN, ®s->hw_lradc_ctrl1_clr);
|
|
|
|
writel(LRADC_CTRL1_LRADC7_IRQ, ®s->hw_lradc_ctrl1_clr);
|
|
|
|
|
|
|
|
clrsetbits_le32(®s->hw_lradc_conversion,
|
|
|
|
LRADC_CONVERSION_SCALE_FACTOR_MASK,
|
|
|
|
LRADC_CONVERSION_SCALE_FACTOR_LI_ION);
|
|
|
|
writel(LRADC_CONVERSION_AUTOMATIC, ®s->hw_lradc_conversion_set);
|
|
|
|
|
|
|
|
/* Configure the channel. */
|
|
|
|
writel((1 << 7) << LRADC_CTRL2_DIVIDE_BY_TWO_OFFSET,
|
|
|
|
®s->hw_lradc_ctrl2_clr);
|
|
|
|
writel(0xffffffff, ®s->hw_lradc_ch7_clr);
|
|
|
|
clrbits_le32(®s->hw_lradc_ch7, LRADC_CH_NUM_SAMPLES_MASK);
|
|
|
|
writel(LRADC_CH_ACCUMULATE, ®s->hw_lradc_ch7_clr);
|
|
|
|
|
|
|
|
/* Schedule the channel. */
|
|
|
|
writel(1 << 7, ®s->hw_lradc_ctrl0_set);
|
|
|
|
|
|
|
|
/* Start the channel sampling. */
|
|
|
|
writel(((1 << 7) << LRADC_DELAY_TRIGGER_LRADCS_OFFSET) |
|
|
|
|
((1 << 3) << LRADC_DELAY_TRIGGER_DELAYS_OFFSET) |
|
|
|
|
100, ®s->hw_lradc_delay3);
|
|
|
|
|
|
|
|
writel(0xffffffff, ®s->hw_lradc_ch7_clr);
|
|
|
|
|
|
|
|
writel(LRADC_DELAY_KICK, ®s->hw_lradc_delay3_set);
|
|
|
|
}
|