2005-08-01 14:49:12 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2000-2005
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/processor.h>
|
2007-08-14 12:44:41 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
long int spd_sdram(void);
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
2009-09-24 07:55:50 +00:00
|
|
|
mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
|
|
|
|
mtdcr(UIC0ER, 0x00000000); /* disable all ints */
|
|
|
|
mtdcr(UIC0CR, 0x00000010);
|
|
|
|
mtdcr(UIC0PR, 0xFFFF7FF0); /* set int polarities */
|
|
|
|
mtdcr(UIC0TR, 0x00000010); /* set int trigger levels */
|
|
|
|
mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
|
2005-08-01 14:49:12 +00:00
|
|
|
|
2007-08-14 12:44:41 +00:00
|
|
|
/*
|
|
|
|
* Configure CPC0_PCI to enable PerWE as output
|
|
|
|
* and enable the internal PCI arbiter if selected
|
|
|
|
*/
|
|
|
|
if (in_8((void *)FPGA_REG1) & FPGA_REG1_PCI_INT_ARB)
|
2009-09-09 14:25:29 +00:00
|
|
|
mtdcr(CPC0_PCI, CPC0_PCI_HOST_CFG_EN | CPC0_PCI_ARBIT_EN);
|
2007-08-14 12:44:41 +00:00
|
|
|
else
|
2009-09-09 14:25:29 +00:00
|
|
|
mtdcr(CPC0_PCI, CPC0_PCI_HOST_CFG_EN);
|
2007-08-14 12:44:41 +00:00
|
|
|
|
2005-08-01 14:49:12 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Check Board Identity:
|
|
|
|
*/
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
2005-10-13 14:45:02 +00:00
|
|
|
char *s = getenv("serial#");
|
2005-08-01 14:49:12 +00:00
|
|
|
|
|
|
|
puts("Board: Bubinga - AMCC PPC405EP Evaluation Board");
|
|
|
|
|
|
|
|
if (s != NULL) {
|
|
|
|
puts(", serial# ");
|
|
|
|
puts(s);
|
|
|
|
}
|
|
|
|
putc('\n');
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* -------------------------------------------------------------------------
|
|
|
|
initdram(int board_type) reads EEPROM via I2c. EEPROM contains all of
|
|
|
|
the necessary info for SDRAM controller configuration
|
|
|
|
------------------------------------------------------------------------- */
|
2008-06-09 21:03:40 +00:00
|
|
|
phys_size_t initdram(int board_type)
|
2005-08-01 14:49:12 +00:00
|
|
|
{
|
|
|
|
long int ret;
|
|
|
|
|
|
|
|
ret = spd_sdram();
|
|
|
|
return ret;
|
|
|
|
}
|