2017-08-31 10:42:55 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2017 NXP
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __LS1088A_QDS_H
|
|
|
|
#define __LS1088A_QDS_H
|
|
|
|
|
|
|
|
#include "ls1088a_common.h"
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
unsigned long get_board_sys_clk(void);
|
|
|
|
unsigned long get_board_ddr_clk(void);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
|
|
#if defined(CONFIG_QSPI_BOOT)
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
|
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x40000
|
2017-11-06 07:48:44 +00:00
|
|
|
#elif defined(CONFIG_SD_BOOT)
|
|
|
|
#define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
|
|
|
|
#define CONFIG_SYS_MMC_ENV_DEV 0
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
2017-08-31 10:42:55 +00:00
|
|
|
#else
|
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
|
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x20000
|
|
|
|
#define CONFIG_ENV_SIZE 0x20000
|
|
|
|
#endif
|
|
|
|
|
2017-11-06 07:48:44 +00:00
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_QIXIS_I2C_ACCESS
|
|
|
|
#define SYS_NO_FLASH
|
|
|
|
|
2017-11-06 07:48:44 +00:00
|
|
|
#undef CONFIG_CMD_IMLS
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_SYS_CLK_FREQ 100000000
|
|
|
|
#define CONFIG_DDR_CLK_FREQ 100000000
|
|
|
|
#else
|
2018-02-19 08:46:58 +00:00
|
|
|
#define CONFIG_QIXIS_I2C_ACCESS
|
|
|
|
#define CONFIG_SYS_I2C_EARLY_INIT
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
|
|
|
|
#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
|
|
|
|
#define COUNTER_FREQUENCY 25000000 /* 25MHz */
|
|
|
|
|
|
|
|
#define CONFIG_DIMM_SLOTS_PER_CTLR 1
|
|
|
|
|
|
|
|
#define CONFIG_DDR_SPD
|
|
|
|
#define CONFIG_DDR_ECC
|
|
|
|
#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
|
|
|
|
#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
|
|
|
|
#define SPD_EEPROM_ADDRESS 0x51
|
|
|
|
#define CONFIG_SYS_SPD_BUS_NUM 0
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IFC Definitions
|
|
|
|
*/
|
|
|
|
#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
|
|
|
|
#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
|
|
|
|
#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
|
|
|
|
#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NOR0_CSPR \
|
|
|
|
(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR0_CSPR_EARLY \
|
|
|
|
(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR1_CSPR \
|
|
|
|
(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR1_CSPR_EARLY \
|
|
|
|
(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
|
|
|
|
CSPR_PORT_SIZE_16 | \
|
|
|
|
CSPR_MSEL_NOR | \
|
|
|
|
CSPR_V)
|
|
|
|
#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
|
|
|
|
#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
|
|
|
|
FTIM0_NOR_TEADC(0x5) | \
|
2018-02-19 08:46:58 +00:00
|
|
|
FTIM0_NOR_TAVDS(0x6) | \
|
2017-08-31 10:42:55 +00:00
|
|
|
FTIM0_NOR_TEAHC(0x5))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
|
2018-02-19 08:46:58 +00:00
|
|
|
FTIM1_NOR_TRAD_NOR(0x1a) | \
|
2017-08-31 10:42:55 +00:00
|
|
|
FTIM1_NOR_TSEQRAD_NOR(0x13))
|
2018-02-19 08:46:58 +00:00
|
|
|
#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x8) | \
|
|
|
|
FTIM2_NOR_TCH(0x8) | \
|
|
|
|
FTIM2_NOR_TWPH(0xe) | \
|
2017-08-31 10:42:55 +00:00
|
|
|
FTIM2_NOR_TWP(0x1c))
|
|
|
|
#define CONFIG_SYS_NOR_FTIM3 0x04000000
|
|
|
|
#define CONFIG_SYS_IFC_CCR 0x01000000
|
|
|
|
|
|
|
|
#ifndef SYS_NO_FLASH
|
|
|
|
#define CONFIG_FLASH_CFI_DRIVER
|
|
|
|
#define CONFIG_SYS_FLASH_CFI
|
|
|
|
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
|
|
|
|
#define CONFIG_SYS_FLASH_QUIET_TEST
|
|
|
|
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH_EMPTY_INFO
|
|
|
|
#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
|
|
|
|
CONFIG_SYS_FLASH_BASE + 0x40000000}
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_NAND_FSL_IFC
|
|
|
|
#define CONFIG_SYS_NAND_MAX_ECCPOS 256
|
|
|
|
#define CONFIG_SYS_NAND_MAX_OOBFREE 2
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
|
|
|
|
#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
|
|
|
|
| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
|
|
|
|
| CSPR_MSEL_NAND /* MSEL = NAND */ \
|
|
|
|
| CSPR_V)
|
|
|
|
#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
|
|
|
|
| CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
|
|
|
|
| CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
|
|
|
|
| CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
|
|
|
|
| CSOR_NAND_PGS_2K /* Page Size = 2K */ \
|
|
|
|
| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
|
|
|
|
| CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_ONFI_DETECTION
|
|
|
|
|
|
|
|
/* ONFI NAND Flash mode0 Timing Params */
|
|
|
|
#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
|
|
|
|
FTIM0_NAND_TWP(0x18) | \
|
|
|
|
FTIM0_NAND_TWCHT(0x07) | \
|
|
|
|
FTIM0_NAND_TWH(0x0a))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
|
|
|
|
FTIM1_NAND_TWBE(0x39) | \
|
|
|
|
FTIM1_NAND_TRR(0x0e) | \
|
|
|
|
FTIM1_NAND_TRP(0x18))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
|
|
|
|
FTIM2_NAND_TREH(0x0a) | \
|
|
|
|
FTIM2_NAND_TWHRE(0x1e))
|
|
|
|
#define CONFIG_SYS_NAND_FTIM3 0x0
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
|
|
|
#define CONFIG_MTD_NAND_VERIFY_WRITE
|
|
|
|
#define CONFIG_CMD_NAND
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_FSL_QIXIS
|
|
|
|
#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
|
|
|
|
#define QIXIS_LBMAP_SWITCH 6
|
|
|
|
#define QIXIS_QMAP_MASK 0xe0
|
|
|
|
#define QIXIS_QMAP_SHIFT 5
|
|
|
|
#define QIXIS_LBMAP_MASK 0x0f
|
|
|
|
#define QIXIS_LBMAP_SHIFT 0
|
|
|
|
#define QIXIS_LBMAP_DFLTBANK 0x0e
|
|
|
|
#define QIXIS_LBMAP_ALTBANK 0x2e
|
|
|
|
#define QIXIS_LBMAP_SD 0x00
|
2018-01-17 06:46:37 +00:00
|
|
|
#define QIXIS_LBMAP_EMMC 0x00
|
|
|
|
#define QIXIS_LBMAP_IFC 0x00
|
2017-08-31 10:42:55 +00:00
|
|
|
#define QIXIS_LBMAP_SD_QSPI 0x0e
|
|
|
|
#define QIXIS_LBMAP_QSPI 0x0e
|
2018-01-17 06:46:37 +00:00
|
|
|
#define QIXIS_RCW_SRC_IFC 0x25
|
2017-08-31 10:42:55 +00:00
|
|
|
#define QIXIS_RCW_SRC_SD 0x40
|
2018-01-17 06:46:37 +00:00
|
|
|
#define QIXIS_RCW_SRC_EMMC 0x41
|
2017-08-31 10:42:55 +00:00
|
|
|
#define QIXIS_RCW_SRC_QSPI 0x62
|
|
|
|
#define QIXIS_RST_CTL_RESET 0x41
|
|
|
|
#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
|
|
|
|
#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
|
|
|
|
#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
|
|
|
|
#define QIXIS_RST_FORCE_MEM 0x01
|
|
|
|
#define QIXIS_STAT_PRES1 0xb
|
|
|
|
#define QIXIS_SDID_MASK 0x07
|
|
|
|
#define QIXIS_ESDHC_NO_ADAPTER 0x7
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
|
|
|
|
#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
|
|
|
|
| CSPR_PORT_SIZE_8 \
|
|
|
|
| CSPR_MSEL_GPCM \
|
|
|
|
| CSPR_V)
|
|
|
|
#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
|
|
|
|
| CSPR_PORT_SIZE_8 \
|
|
|
|
| CSPR_MSEL_GPCM \
|
|
|
|
| CSPR_V)
|
|
|
|
|
2018-02-19 08:44:09 +00:00
|
|
|
#define SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
|
2017-11-06 07:48:44 +00:00
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(12)
|
|
|
|
#endif
|
|
|
|
/* QIXIS Timing parameters*/
|
|
|
|
#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
|
|
|
|
FTIM0_GPCM_TEADC(0x0e) | \
|
|
|
|
FTIM0_GPCM_TEAHC(0x0e))
|
|
|
|
#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
|
|
|
|
FTIM1_GPCM_TRAD(0x3f))
|
|
|
|
#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
|
|
|
|
FTIM2_GPCM_TCH(0xf) | \
|
|
|
|
FTIM2_GPCM_TWP(0x3E))
|
|
|
|
#define SYS_FPGA_CS_FTIM3 0x0
|
|
|
|
|
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
|
|
|
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
|
|
|
|
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
|
|
|
|
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
|
|
|
|
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
|
|
|
|
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
|
|
|
|
#define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
|
2018-02-19 08:44:09 +00:00
|
|
|
#define CONFIG_SYS_AMASK2 SYS_FPGA_AMASK
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
|
|
|
|
#define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
|
|
|
|
#define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
|
|
|
|
#define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
|
|
|
|
#define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
|
|
|
|
#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
|
|
|
|
#define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
|
|
|
|
#define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
|
|
|
|
#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
|
|
|
|
#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
|
|
|
|
#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
|
|
|
|
#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
|
|
|
|
#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
|
|
|
|
#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
|
|
|
|
#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
|
|
|
|
#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
|
|
|
|
#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
|
|
|
|
#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
|
|
|
|
#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
|
|
|
|
#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
|
2018-02-19 08:44:09 +00:00
|
|
|
#define CONFIG_SYS_CSPR3_FINAL SYS_FPGA_CSPR_FINAL
|
|
|
|
#define CONFIG_SYS_AMASK3 SYS_FPGA_AMASK
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
|
2018-02-19 08:44:09 +00:00
|
|
|
#define CONFIG_SYS_CS3_FTIM0 SYS_FPGA_CS_FTIM0
|
|
|
|
#define CONFIG_SYS_CS3_FTIM1 SYS_FPGA_CS_FTIM1
|
|
|
|
#define CONFIG_SYS_CS3_FTIM2 SYS_FPGA_CS_FTIM2
|
|
|
|
#define CONFIG_SYS_CS3_FTIM3 SYS_FPGA_CS_FTIM3
|
2017-08-31 10:42:55 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
|
|
|
|
|
|
|
|
/*
|
|
|
|
* I2C bus multiplexer
|
|
|
|
*/
|
|
|
|
#define I2C_MUX_PCA_ADDR_PRI 0x77
|
|
|
|
#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
|
|
|
|
#define I2C_RETIMER_ADDR 0x18
|
|
|
|
#define I2C_RETIMER_ADDR2 0x19
|
|
|
|
#define I2C_MUX_CH_DEFAULT 0x8
|
|
|
|
#define I2C_MUX_CH5 0xD
|
|
|
|
|
2018-01-17 10:43:05 +00:00
|
|
|
#define I2C_MUX_CH_VOL_MONITOR 0xA
|
|
|
|
|
|
|
|
/* Voltage monitor on channel 2*/
|
|
|
|
#define I2C_VOL_MONITOR_ADDR 0x63
|
|
|
|
#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
|
|
|
|
#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
|
|
|
|
#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
|
2018-01-17 10:43:09 +00:00
|
|
|
#define I2C_SVDD_MONITOR_ADDR 0x4F
|
|
|
|
|
|
|
|
#define CONFIG_VID_FLS_ENV "ls1088aqds_vdd_mv"
|
|
|
|
#define CONFIG_VID
|
|
|
|
|
|
|
|
/* The lowest and highest voltage allowed for LS1088AQDS */
|
|
|
|
#define VDD_MV_MIN 819
|
|
|
|
#define VDD_MV_MAX 1212
|
|
|
|
|
|
|
|
#define CONFIG_VOL_MONITOR_LTC3882_SET
|
|
|
|
#define CONFIG_VOL_MONITOR_LTC3882_READ
|
2018-01-17 10:43:05 +00:00
|
|
|
|
|
|
|
/* PM Bus commands code for LTC3882*/
|
|
|
|
#define PMBUS_CMD_PAGE 0x0
|
|
|
|
#define PMBUS_CMD_READ_VOUT 0x8B
|
|
|
|
#define PMBUS_CMD_PAGE_PLUS_WRITE 0x05
|
|
|
|
#define PMBUS_CMD_VOUT_COMMAND 0x21
|
|
|
|
|
|
|
|
#define PWM_CHANNEL0 0x0
|
|
|
|
|
2017-08-31 10:42:55 +00:00
|
|
|
/*
|
|
|
|
* RTC configuration
|
|
|
|
*/
|
|
|
|
#define RTC
|
|
|
|
#define CONFIG_RTC_PCF8563 1
|
|
|
|
#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
|
|
|
|
#define CONFIG_CMD_DATE
|
|
|
|
|
|
|
|
/* EEPROM */
|
|
|
|
#define CONFIG_ID_EEPROM
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_NXID
|
|
|
|
#define CONFIG_SYS_EEPROM_BUS_NUM 0
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
|
|
|
|
|
|
|
|
/* QSPI device */
|
2017-11-06 07:48:44 +00:00
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_FSL_QSPI
|
|
|
|
#define FSL_QSPI_FLASH_SIZE (1 << 26)
|
|
|
|
#define FSL_QSPI_FLASH_NUM 2
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_DSPI
|
|
|
|
#define CONFIG_SPI_FLASH_STMICRO
|
|
|
|
#define CONFIG_SPI_FLASH_SST
|
|
|
|
#define CONFIG_SPI_FLASH_EON
|
|
|
|
#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
|
|
|
|
#define CONFIG_SF_DEFAULT_BUS 1
|
|
|
|
#define CONFIG_SF_DEFAULT_CS 0
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_CMD_MEMINFO
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x80000000
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x9fffffff
|
|
|
|
|
2017-11-06 07:48:44 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
|
|
|
|
#else
|
2017-08-31 10:42:55 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
|
2017-11-06 07:48:44 +00:00
|
|
|
#endif
|
2017-08-31 10:42:55 +00:00
|
|
|
|
|
|
|
#define CONFIG_FSL_MEMAC
|
|
|
|
|
|
|
|
/* MMC */
|
|
|
|
#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
|
|
|
|
#define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
|
|
|
|
QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
|
|
|
|
|
|
|
|
/* Initial environment variables */
|
2017-11-22 03:31:26 +00:00
|
|
|
#ifdef CONFIG_SECURE_BOOT
|
|
|
|
#undef CONFIG_EXTRA_ENV_SETTINGS
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"hwconfig=fsl_ddr:bank_intlv=auto\0" \
|
|
|
|
"loadaddr=0x90100000\0" \
|
|
|
|
"kernel_addr=0x100000\0" \
|
|
|
|
"ramdisk_addr=0x800000\0" \
|
|
|
|
"ramdisk_size=0x2000000\0" \
|
|
|
|
"fdt_high=0xa0000000\0" \
|
|
|
|
"initrd_high=0xffffffffffffffff\0" \
|
|
|
|
"kernel_start=0x1000000\0" \
|
|
|
|
"kernel_load=0xa0000000\0" \
|
|
|
|
"kernel_size=0x2800000\0" \
|
|
|
|
"mcinitcmd=sf probe 0:0;sf read 0xa0a00000 0xa00000 0x100000;" \
|
|
|
|
"sf read 0xa0700000 0x700000 0x4000; esbc_validate 0xa0700000;" \
|
|
|
|
"sf read 0xa0e00000 0xe00000 0x100000;" \
|
|
|
|
"sf read 0xa0740000 0x740000 0x4000;esbc_validate 0xa0740000;" \
|
|
|
|
"fsl_mc start mc 0xa0a00000 0xa0e00000\0" \
|
|
|
|
"mcmemsize=0x70000000 \0"
|
|
|
|
#else /* if !(CONFIG_SECURE_BOOT) */
|
2017-08-31 10:42:55 +00:00
|
|
|
#if defined(CONFIG_QSPI_BOOT)
|
|
|
|
#undef CONFIG_EXTRA_ENV_SETTINGS
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"hwconfig=fsl_ddr:bank_intlv=auto\0" \
|
|
|
|
"loadaddr=0x90100000\0" \
|
|
|
|
"kernel_addr=0x100000\0" \
|
|
|
|
"ramdisk_addr=0x800000\0" \
|
|
|
|
"ramdisk_size=0x2000000\0" \
|
|
|
|
"fdt_high=0xa0000000\0" \
|
|
|
|
"initrd_high=0xffffffffffffffff\0" \
|
|
|
|
"kernel_start=0x1000000\0" \
|
|
|
|
"kernel_load=0xa0000000\0" \
|
|
|
|
"kernel_size=0x2800000\0" \
|
|
|
|
"mcinitcmd=sf probe 0:0;sf read 0x80000000 0xA00000 0x100000;" \
|
|
|
|
"sf read 0x80100000 0xE00000 0x100000;" \
|
|
|
|
"fsl_mc start mc 0x80000000 0x80100000\0" \
|
|
|
|
"mcmemsize=0x70000000 \0"
|
2017-11-06 07:48:44 +00:00
|
|
|
#elif defined(CONFIG_SD_BOOT)
|
|
|
|
#undef CONFIG_EXTRA_ENV_SETTINGS
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"hwconfig=fsl_ddr:bank_intlv=auto\0" \
|
|
|
|
"loadaddr=0x90100000\0" \
|
|
|
|
"kernel_addr=0x800\0" \
|
|
|
|
"ramdisk_addr=0x800000\0" \
|
|
|
|
"ramdisk_size=0x2000000\0" \
|
|
|
|
"fdt_high=0xa0000000\0" \
|
|
|
|
"initrd_high=0xffffffffffffffff\0" \
|
|
|
|
"kernel_start=0x8000\0" \
|
|
|
|
"kernel_load=0xa0000000\0" \
|
|
|
|
"kernel_size=0x14000\0" \
|
|
|
|
"mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
|
|
|
|
"mmc read 0x80100000 0x7000 0x800;" \
|
|
|
|
"fsl_mc start mc 0x80000000 0x80100000\0" \
|
|
|
|
"mcmemsize=0x70000000 \0"
|
2017-08-31 10:42:55 +00:00
|
|
|
#else /* NOR BOOT */
|
|
|
|
#undef CONFIG_EXTRA_ENV_SETTINGS
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"hwconfig=fsl_ddr:bank_intlv=auto\0" \
|
|
|
|
"loadaddr=0x90100000\0" \
|
|
|
|
"kernel_addr=0x100000\0" \
|
|
|
|
"ramdisk_addr=0x800000\0" \
|
|
|
|
"ramdisk_size=0x2000000\0" \
|
|
|
|
"fdt_high=0xa0000000\0" \
|
|
|
|
"initrd_high=0xffffffffffffffff\0" \
|
|
|
|
"kernel_start=0x1000000\0" \
|
|
|
|
"kernel_load=0xa0000000\0" \
|
|
|
|
"kernel_size=0x2800000\0" \
|
|
|
|
"mcinitcmd=fsl_mc start mc 0x580A00000 0x580E00000\0" \
|
|
|
|
"mcmemsize=0x70000000 \0"
|
|
|
|
#endif
|
2017-11-22 03:31:26 +00:00
|
|
|
#endif /* CONFIG_SECURE_BOOT */
|
2017-08-31 10:42:55 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_MC_ENET
|
|
|
|
#define CONFIG_FSL_MEMAC
|
|
|
|
#define CONFIG_PHYLIB
|
|
|
|
#define CONFIG_PHYLIB_10G
|
|
|
|
#define CONFIG_PHY_VITESSE
|
|
|
|
#define CONFIG_PHY_REALTEK
|
|
|
|
#define CONFIG_PHY_TERANETICS
|
|
|
|
#define RGMII_PHY1_ADDR 0x1
|
|
|
|
#define RGMII_PHY2_ADDR 0x2
|
|
|
|
#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
|
|
|
|
#define SGMII_CARD_PORT2_PHY_ADDR 0x1d
|
|
|
|
#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
|
|
|
|
#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
|
|
|
|
|
|
|
|
#define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
|
|
|
|
#define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
|
|
|
|
#define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
|
|
|
|
#define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
|
|
|
|
#define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
|
|
|
|
#define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
|
|
|
|
#define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
|
|
|
|
#define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
|
|
|
|
#define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
|
|
|
|
#define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
|
|
|
|
#define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
|
|
|
|
#define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
|
|
|
|
#define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
|
|
|
|
#define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
|
|
|
|
#define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
|
|
|
|
#define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
|
|
|
|
|
|
|
|
#define CONFIG_MII /* MII PHY management */
|
|
|
|
#define CONFIG_ETHPRIME "DPMAC1@xgmii"
|
|
|
|
#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define BOOT_TARGET_DEVICES(func) \
|
|
|
|
func(USB, usb, 0) \
|
|
|
|
func(MMC, mmc, 0) \
|
|
|
|
func(SCSI, scsi, 0) \
|
|
|
|
func(DHCP, dhcp, na)
|
|
|
|
#include <config_distro_bootcmd.h>
|
|
|
|
|
|
|
|
#include <asm/fsl_secure_boot.h>
|
|
|
|
|
|
|
|
#endif /* __LS1088A_QDS_H */
|