2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2014-10-02 11:33:46 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright (C) 2014 Bachmann electronic GmbH
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
#include "mx6_common.h"
|
|
|
|
|
|
|
|
/* Size of malloc() pool */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
|
|
|
|
|
|
|
|
/* UART Configs */
|
|
|
|
#define CONFIG_MXC_UART_BASE UART1_BASE
|
|
|
|
|
|
|
|
/* SF Configs */
|
|
|
|
|
|
|
|
/* IO expander */
|
|
|
|
#define CONFIG_PCA953X
|
|
|
|
#define CONFIG_SYS_I2C_PCA953X_ADDR 0x20
|
|
|
|
#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x20, 16} }
|
|
|
|
|
|
|
|
/* I2C Configs */
|
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_MXC
|
2015-09-21 20:43:38 +00:00
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
2015-03-20 17:20:40 +00:00
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
|
2014-10-02 11:33:46 +00:00
|
|
|
#define CONFIG_SYS_I2C_SPEED 100000
|
|
|
|
|
|
|
|
/* OCOTP Configs */
|
|
|
|
#define CONFIG_IMX_OTP
|
|
|
|
#define IMX_OTP_BASE OCOTP_BASE_ADDR
|
|
|
|
#define IMX_OTP_ADDR_MAX 0x7F
|
|
|
|
#define IMX_OTP_DATA_ERROR_VAL 0xBADABADA
|
|
|
|
#define IMX_OTPWRITE_ENABLED
|
|
|
|
|
|
|
|
/* MMC Configs */
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_ADDR 0
|
|
|
|
#define CONFIG_SYS_FSL_USDHC_NUM 2
|
|
|
|
|
2014-11-10 13:35:48 +00:00
|
|
|
/* USB Configs */
|
|
|
|
#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
|
|
|
|
|
2014-10-02 11:33:46 +00:00
|
|
|
/*
|
|
|
|
* SATA Configs
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_CMD_SATA
|
|
|
|
#define CONFIG_SYS_SATA_MAX_DEVICE 1
|
|
|
|
#define CONFIG_DWC_AHSATA_PORT_ID 0
|
|
|
|
#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
|
|
|
|
#define CONFIG_LBA48
|
|
|
|
#endif
|
|
|
|
|
2015-01-19 16:26:48 +00:00
|
|
|
/* SPL */
|
|
|
|
#ifdef CONFIG_SPL
|
|
|
|
#include "imx6_spl.h"
|
|
|
|
#endif
|
|
|
|
|
2014-10-02 11:33:46 +00:00
|
|
|
#define CONFIG_FEC_MXC
|
|
|
|
#define IMX_FEC_BASE ENET_BASE_ADDR
|
|
|
|
#define CONFIG_FEC_XCV_TYPE MII100
|
|
|
|
#define CONFIG_ETHPRIME "FEC"
|
|
|
|
#define CONFIG_FEC_MXC_PHYADDR 0x5
|
|
|
|
|
2015-02-11 14:20:25 +00:00
|
|
|
#ifndef CONFIG_SPL
|
|
|
|
#define CONFIG_ENV_EEPROM_IS_ON_I2C
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_BUS 1
|
|
|
|
#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
|
|
|
|
#endif
|
|
|
|
|
2017-06-08 07:37:26 +00:00
|
|
|
/* Thermal support */
|
|
|
|
#define CONFIG_IMX_THERMAL
|
|
|
|
|
2014-10-02 11:33:46 +00:00
|
|
|
/* Physical Memory Map */
|
|
|
|
#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
|
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
|
|
|
|
|
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET \
|
|
|
|
(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR \
|
|
|
|
(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
|
|
|
|
|
2015-05-22 16:30:45 +00:00
|
|
|
/* Environment organization */
|
2014-10-02 11:33:46 +00:00
|
|
|
/* M25P16 has an erase size of 64 KiB */
|
|
|
|
|
|
|
|
#define CONFIG_BOOTP_SERVERIP
|
|
|
|
#define CONFIG_BOOTP_BOOTFILE
|
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|