2019-04-10 08:43:35 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
|
|
|
/*
|
2022-04-22 08:20:06 +00:00
|
|
|
* Copyright 2019-2021 NXP
|
2019-04-10 08:43:35 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __LS1028A_QDS_H
|
|
|
|
#define __LS1028A_QDS_H
|
|
|
|
|
|
|
|
#include "ls1028a_common.h"
|
|
|
|
|
2021-12-14 18:36:40 +00:00
|
|
|
#define COUNTER_FREQUENCY_REAL (get_board_sys_clk() / 4)
|
2019-04-10 08:43:35 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* QIXIS Definitions
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
|
|
|
#define QIXIS_BASE 0x7fb00000
|
|
|
|
#define QIXIS_BASE_PHYS QIXIS_BASE
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_I2C_FPGA_ADDR 0x66
|
2019-04-10 08:43:35 +00:00
|
|
|
#define QIXIS_LBMAP_SWITCH 1
|
|
|
|
#define QIXIS_LBMAP_MASK 0x0f
|
|
|
|
#define QIXIS_LBMAP_SHIFT 5
|
|
|
|
#define QIXIS_LBMAP_DFLTBANK 0x00
|
|
|
|
#define QIXIS_LBMAP_ALTBANK 0x00
|
|
|
|
#define QIXIS_LBMAP_SD 0x00
|
|
|
|
#define QIXIS_LBMAP_EMMC 0x00
|
|
|
|
#define QIXIS_LBMAP_QSPI 0x00
|
|
|
|
#define QIXIS_RCW_SRC_SD 0x8
|
|
|
|
#define QIXIS_RCW_SRC_EMMC 0x9
|
|
|
|
#define QIXIS_RCW_SRC_QSPI 0xf
|
|
|
|
#define QIXIS_RST_CTL_RESET 0x31
|
|
|
|
#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
|
|
|
|
#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
|
|
|
|
#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
|
|
|
|
#define QIXIS_RST_FORCE_MEM 0x01
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_FPGA_CSPR_EXT (0x0)
|
|
|
|
#define CFG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
|
2019-04-10 08:43:35 +00:00
|
|
|
CSPR_PORT_SIZE_8 | \
|
|
|
|
CSPR_MSEL_GPCM | \
|
|
|
|
CSPR_V)
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
|
|
|
|
#define CFG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
|
2019-04-10 08:43:35 +00:00
|
|
|
CSOR_NOR_NOR_MODE_AVD_NOR | \
|
|
|
|
CSOR_NOR_TRHZ_80)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* RTC */
|
2022-11-16 18:10:41 +00:00
|
|
|
#define CFG_SYS_RTC_BUS_NUM 1
|
2019-04-10 08:43:35 +00:00
|
|
|
#define I2C_MUX_CH_RTC 0xB
|
|
|
|
|
|
|
|
/* Store environment at top of flash */
|
|
|
|
|
2020-03-19 08:48:23 +00:00
|
|
|
/* LPUART */
|
|
|
|
#ifdef CONFIG_LPUART
|
|
|
|
#define CFG_LPUART_MUX_MASK 0xf0
|
|
|
|
#define CFG_LPUART_EN 0xf0
|
|
|
|
#endif
|
|
|
|
|
2019-04-10 08:43:35 +00:00
|
|
|
/* SATA */
|
|
|
|
|
|
|
|
#ifndef SPL_NO_ENV
|
|
|
|
#undef CONFIG_EXTRA_ENV_SETTINGS
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"board=ls1028aqds\0" \
|
|
|
|
"hwconfig=fsl_ddr:bank_intlv=auto\0" \
|
|
|
|
"ramdisk_addr=0x800000\0" \
|
|
|
|
"ramdisk_size=0x2000000\0" \
|
|
|
|
"kernel_addr=0x01000000\0" \
|
|
|
|
"scriptaddr=0x80000000\0" \
|
|
|
|
"scripthdraddr=0x80080000\0" \
|
|
|
|
"fdtheader_addr_r=0x80100000\0" \
|
|
|
|
"kernelheader_addr_r=0x80200000\0" \
|
|
|
|
"load_addr=0xa0000000\0" \
|
|
|
|
"kernel_addr_r=0x81000000\0" \
|
|
|
|
"fdt_addr_r=0x90000000\0" \
|
2020-03-20 06:37:06 +00:00
|
|
|
"fdt2_addr_r=0x90010000\0" \
|
2019-04-10 08:43:35 +00:00
|
|
|
"ramdisk_addr_r=0xa0000000\0" \
|
|
|
|
"kernel_start=0x1000000\0" \
|
2020-02-21 00:27:03 +00:00
|
|
|
"kernelheader_start=0x600000\0" \
|
2019-04-10 08:43:35 +00:00
|
|
|
"kernel_load=0xa0000000\0" \
|
|
|
|
"kernel_size=0x2800000\0" \
|
|
|
|
"kernelheader_size=0x40000\0" \
|
|
|
|
"kernel_addr_sd=0x8000\0" \
|
|
|
|
"kernel_size_sd=0x14000\0" \
|
2020-02-21 00:27:03 +00:00
|
|
|
"kernelhdr_addr_sd=0x3000\0" \
|
2019-04-10 08:43:35 +00:00
|
|
|
"kernelhdr_size_sd=0x10\0" \
|
|
|
|
"console=ttyS0,115200\0" \
|
|
|
|
BOOTENV \
|
|
|
|
"boot_scripts=ls1028aqds_boot.scr\0" \
|
|
|
|
"boot_script_hdr=hdr_ls1028aqds_bs.out\0" \
|
|
|
|
"scan_dev_for_boot_part=" \
|
|
|
|
"part list ${devtype} ${devnum} devplist; " \
|
|
|
|
"env exists devplist || setenv devplist 1; " \
|
|
|
|
"for distro_bootpart in ${devplist}; do " \
|
|
|
|
"if fstype ${devtype} " \
|
|
|
|
"${devnum}:${distro_bootpart} " \
|
|
|
|
"bootfstype; then " \
|
|
|
|
"run scan_dev_for_boot; " \
|
|
|
|
"fi; " \
|
|
|
|
"done\0" \
|
|
|
|
"boot_a_script=" \
|
|
|
|
"load ${devtype} ${devnum}:${distro_bootpart} " \
|
|
|
|
"${scriptaddr} ${prefix}${script}; " \
|
|
|
|
"env exists secureboot && load ${devtype} " \
|
|
|
|
"${devnum}:${distro_bootpart} " \
|
|
|
|
"${scripthdraddr} ${prefix}${boot_script_hdr} " \
|
|
|
|
"&& esbc_validate ${scripthdraddr};" \
|
|
|
|
"source ${scriptaddr}\0" \
|
2020-03-20 06:37:06 +00:00
|
|
|
"xspi_bootcmd=echo Trying load from FlexSPI flash ...;" \
|
|
|
|
"sf probe 0:0 && sf read $load_addr " \
|
|
|
|
"$kernel_start $kernel_size ; env exists secureboot &&" \
|
|
|
|
"sf read $kernelheader_addr_r $kernelheader_start " \
|
|
|
|
"$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
|
|
|
|
" bootm $load_addr#$board\0" \
|
|
|
|
"xspi_hdploadcmd=echo Trying load HDP firmware from FlexSPI...;" \
|
|
|
|
"sf probe 0:0 && sf read $load_addr 0x940000 0x30000 " \
|
|
|
|
"&& hdp load $load_addr 0x2000\0" \
|
|
|
|
"sd_bootcmd=echo Trying load from SD ...;" \
|
|
|
|
"mmc dev 0; mmcinfo; mmc read $load_addr " \
|
|
|
|
"$kernel_addr_sd $kernel_size_sd && " \
|
2019-04-10 08:43:35 +00:00
|
|
|
"env exists secureboot && mmc read $kernelheader_addr_r " \
|
2020-03-20 06:37:06 +00:00
|
|
|
"$kernelhdr_addr_sd $kernelhdr_size_sd " \
|
|
|
|
" && esbc_validate ${kernelheader_addr_r};" \
|
|
|
|
"bootm $load_addr#$board\0" \
|
|
|
|
"sd_hdploadcmd=echo Trying load HDP firmware from SD..;" \
|
|
|
|
"mmc dev 0;mmcinfo; mmc read $load_addr 0x4a00 0x200 " \
|
|
|
|
"&& hdp load $load_addr 0x2000\0" \
|
|
|
|
"emmc_bootcmd=echo Trying load from EMMC ..;" \
|
|
|
|
"mmc dev 1; mmcinfo; mmc read $load_addr " \
|
|
|
|
"$kernel_addr_sd $kernel_size_sd && " \
|
2019-04-10 08:43:35 +00:00
|
|
|
"env exists secureboot && mmc read $kernelheader_addr_r " \
|
2020-03-20 06:37:06 +00:00
|
|
|
"$kernelhdr_addr_sd $kernelhdr_size_sd " \
|
2019-04-10 08:43:35 +00:00
|
|
|
" && esbc_validate ${kernelheader_addr_r};" \
|
2020-03-20 06:37:06 +00:00
|
|
|
"bootm $load_addr#$board\0" \
|
|
|
|
"emmc_hdploadcmd=echo Trying load HDP firmware from EMMC..;" \
|
|
|
|
"mmc dev 1;mmcinfo;mmc read $load_addr 0x4a00 0x200 " \
|
|
|
|
"&& hdp load $load_addr 0x2000\0"
|
|
|
|
|
2019-04-10 08:43:35 +00:00
|
|
|
#endif
|
|
|
|
#endif /* __LS1028A_QDS_H */
|