2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-10-26 11:47:54 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2015 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
#include <common.h>
|
2020-05-10 17:39:56 +00:00
|
|
|
#include <net.h>
|
2015-10-26 11:47:54 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <netdev.h>
|
|
|
|
#include <fm_eth.h>
|
|
|
|
#include <fsl_dtsec.h>
|
|
|
|
#include <fsl_mdio.h>
|
|
|
|
#include <malloc.h>
|
|
|
|
|
|
|
|
#include "../common/fman.h"
|
|
|
|
|
2020-06-26 06:13:33 +00:00
|
|
|
int board_eth_init(struct bd_info *bis)
|
2015-10-26 11:47:54 +00:00
|
|
|
{
|
|
|
|
#ifdef CONFIG_FMAN_ENET
|
|
|
|
int i;
|
|
|
|
struct memac_mdio_info dtsec_mdio_info;
|
|
|
|
struct memac_mdio_info tgec_mdio_info;
|
|
|
|
struct mii_dev *dev;
|
|
|
|
u32 srds_s1;
|
2022-10-29 00:27:13 +00:00
|
|
|
struct ccsr_gur *gur = (void *)(CFG_SYS_FSL_GUTS_ADDR);
|
2015-10-26 11:47:54 +00:00
|
|
|
|
|
|
|
srds_s1 = in_be32(&gur->rcwsr[4]) &
|
|
|
|
FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
|
|
|
|
srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
|
|
|
|
|
|
|
|
dtsec_mdio_info.regs =
|
2023-01-10 16:19:45 +00:00
|
|
|
(struct memac_mdio_controller *)CFG_SYS_FM1_DTSEC_MDIO_ADDR;
|
2015-10-26 11:47:54 +00:00
|
|
|
|
|
|
|
dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
|
|
|
|
|
|
|
|
/* Register the 1G MDIO bus */
|
|
|
|
fm_memac_mdio_init(bis, &dtsec_mdio_info);
|
|
|
|
|
|
|
|
tgec_mdio_info.regs =
|
2023-01-10 16:19:45 +00:00
|
|
|
(struct memac_mdio_controller *)CFG_SYS_FM1_TGEC_MDIO_ADDR;
|
2015-10-26 11:47:54 +00:00
|
|
|
tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
|
|
|
|
|
|
|
|
/* Register the 10G MDIO bus */
|
|
|
|
fm_memac_mdio_init(bis, &tgec_mdio_info);
|
|
|
|
|
|
|
|
/* Set the two on-board RGMII PHY address */
|
|
|
|
fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
|
|
|
|
fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
|
|
|
|
|
|
|
|
/* QSGMII on lane B, MAC 1/2/5/6 */
|
|
|
|
fm_info_set_phy_address(FM1_DTSEC1, QSGMII_PORT1_PHY_ADDR);
|
|
|
|
fm_info_set_phy_address(FM1_DTSEC2, QSGMII_PORT2_PHY_ADDR);
|
|
|
|
fm_info_set_phy_address(FM1_DTSEC5, QSGMII_PORT3_PHY_ADDR);
|
|
|
|
fm_info_set_phy_address(FM1_DTSEC6, QSGMII_PORT4_PHY_ADDR);
|
|
|
|
|
|
|
|
switch (srds_s1) {
|
|
|
|
case 0x1455:
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Invalid SerDes protocol 0x%x for LS1043ARDB\n",
|
|
|
|
srds_s1);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
|
2022-11-16 18:10:29 +00:00
|
|
|
for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CFG_SYS_NUM_FM1_DTSEC; i++)
|
2015-10-26 11:47:54 +00:00
|
|
|
fm_info_set_mdio(i, dev);
|
|
|
|
|
2021-09-18 12:32:34 +00:00
|
|
|
/* 10GBase-R on lane A, MAC 9 */
|
2015-10-26 11:47:54 +00:00
|
|
|
fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
|
|
|
|
dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
|
|
|
|
fm_info_set_mdio(FM1_10GEC1, dev);
|
|
|
|
|
|
|
|
cpu_eth_init(bis);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return pci_eth_init(bis);
|
|
|
|
}
|