2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2010-06-10 09:48:15 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
*
|
|
|
|
* Based on da830evm.c. Original Copyrights follow:
|
|
|
|
*
|
|
|
|
* Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
|
|
|
|
* Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2018-06-11 03:25:57 +00:00
|
|
|
#include <dm.h>
|
2019-08-01 15:46:51 +00:00
|
|
|
#include <env.h>
|
2010-06-10 09:48:15 +00:00
|
|
|
#include <i2c.h>
|
2010-10-14 21:26:29 +00:00
|
|
|
#include <net.h>
|
2012-02-09 20:22:24 +00:00
|
|
|
#include <spi.h>
|
|
|
|
#include <spi_flash.h>
|
2010-06-10 09:48:15 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
2014-06-07 01:22:52 +00:00
|
|
|
#include <asm/ti-common/davinci_nand.h>
|
2010-10-14 21:26:29 +00:00
|
|
|
#include <asm/arch/emac_defs.h>
|
2011-11-28 23:46:18 +00:00
|
|
|
#include <asm/arch/pinmux_defs.h>
|
2010-06-10 09:48:15 +00:00
|
|
|
#include <asm/io.h>
|
2010-11-29 01:21:27 +00:00
|
|
|
#include <asm/arch/davinci_misc.h>
|
2016-09-21 02:28:55 +00:00
|
|
|
#include <linux/errno.h>
|
2011-09-04 02:19:28 +00:00
|
|
|
#include <hwconfig.h>
|
2017-06-01 01:47:48 +00:00
|
|
|
#include <asm/mach-types.h>
|
2018-06-11 03:25:57 +00:00
|
|
|
#include <asm/gpio.h>
|
2010-06-10 09:48:15 +00:00
|
|
|
|
2017-01-10 04:32:07 +00:00
|
|
|
#ifdef CONFIG_MMC_DAVINCI
|
2012-06-24 21:35:15 +00:00
|
|
|
#include <mmc.h>
|
|
|
|
#include <asm/arch/sdmmc_defs.h>
|
|
|
|
#endif
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2010-10-14 21:26:29 +00:00
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC
|
2010-11-18 14:59:37 +00:00
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
|
|
|
|
#define HAS_RMII 1
|
|
|
|
#else
|
|
|
|
#define HAS_RMII 0
|
|
|
|
#endif
|
|
|
|
#endif /* CONFIG_DRIVER_TI_EMAC */
|
|
|
|
|
2012-02-09 20:22:24 +00:00
|
|
|
#define CFG_MAC_ADDR_SPI_BUS 0
|
|
|
|
#define CFG_MAC_ADDR_SPI_CS 0
|
|
|
|
#define CFG_MAC_ADDR_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
|
|
|
|
#define CFG_MAC_ADDR_SPI_MODE SPI_MODE_3
|
|
|
|
|
|
|
|
#define CFG_MAC_ADDR_OFFSET (flash->size - SZ_64K)
|
|
|
|
|
|
|
|
#ifdef CONFIG_MAC_ADDR_IN_SPIFLASH
|
|
|
|
static int get_mac_addr(u8 *addr)
|
|
|
|
{
|
|
|
|
struct spi_flash *flash;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
flash = spi_flash_probe(CFG_MAC_ADDR_SPI_BUS, CFG_MAC_ADDR_SPI_CS,
|
|
|
|
CFG_MAC_ADDR_SPI_MAX_HZ, CFG_MAC_ADDR_SPI_MODE);
|
|
|
|
if (!flash) {
|
|
|
|
printf("Error - unable to probe SPI flash.\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2019-05-29 14:36:58 +00:00
|
|
|
ret = spi_flash_read(flash, (CFG_MAC_ADDR_OFFSET), 6, addr);
|
2012-02-09 20:22:24 +00:00
|
|
|
if (ret) {
|
|
|
|
printf("Error - unable to read MAC address from SPI flash.\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-09-04 02:19:28 +00:00
|
|
|
void dsp_lpsc_on(unsigned domain, unsigned int id)
|
|
|
|
{
|
|
|
|
dv_reg_p mdstat, mdctl, ptstat, ptcmd;
|
|
|
|
struct davinci_psc_regs *psc_regs;
|
|
|
|
|
|
|
|
psc_regs = davinci_psc0_regs;
|
|
|
|
mdstat = &psc_regs->psc0.mdstat[id];
|
|
|
|
mdctl = &psc_regs->psc0.mdctl[id];
|
|
|
|
ptstat = &psc_regs->ptstat;
|
|
|
|
ptcmd = &psc_regs->ptcmd;
|
|
|
|
|
|
|
|
while (*ptstat & (0x1 << domain))
|
|
|
|
;
|
|
|
|
|
|
|
|
if ((*mdstat & 0x1f) == 0x03)
|
|
|
|
return; /* Already on and enabled */
|
|
|
|
|
|
|
|
*mdctl |= 0x03;
|
|
|
|
|
|
|
|
*ptcmd = 0x1 << domain;
|
|
|
|
|
|
|
|
while (*ptstat & (0x1 << domain))
|
|
|
|
;
|
|
|
|
while ((*mdstat & 0x1f) != 0x03)
|
|
|
|
; /* Probably an overkill... */
|
|
|
|
}
|
|
|
|
|
|
|
|
static void dspwake(void)
|
|
|
|
{
|
|
|
|
unsigned *resetvect = (unsigned *)DAVINCI_L3CBARAM_BASE;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
/* if the device is ARM only, return */
|
|
|
|
if ((readl(CHIP_REV_ID_REG) & 0x3f) == 0x10)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (hwconfig_subarg_cmp_f("dsp", "wake", "no", NULL))
|
|
|
|
return;
|
|
|
|
|
|
|
|
*resetvect++ = 0x1E000; /* DSP Idle */
|
|
|
|
/* clear out the next 10 words as NOP */
|
|
|
|
memset(resetvect, 0, sizeof(unsigned) *10);
|
|
|
|
|
|
|
|
/* setup the DSP reset vector */
|
|
|
|
writel(DAVINCI_L3CBARAM_BASE, HOST1CFG);
|
|
|
|
|
|
|
|
dsp_lpsc_on(1, DAVINCI_LPSC_GEM);
|
|
|
|
val = readl(PSC0_MDCTL + (15 * 4));
|
|
|
|
val |= 0x100;
|
|
|
|
writel(val, (PSC0_MDCTL + (15 * 4)));
|
|
|
|
}
|
|
|
|
|
|
|
|
int misc_init_r(void)
|
|
|
|
{
|
|
|
|
dspwake();
|
2012-02-09 20:22:24 +00:00
|
|
|
|
2012-02-09 20:22:25 +00:00
|
|
|
#if defined(CONFIG_MAC_ADDR_IN_SPIFLASH) || defined(CONFIG_MAC_ADDR_IN_EEPROM)
|
|
|
|
|
2012-02-09 20:22:24 +00:00
|
|
|
uchar env_enetaddr[6];
|
|
|
|
int enetaddr_found;
|
2012-02-09 20:22:25 +00:00
|
|
|
|
2017-08-03 18:22:14 +00:00
|
|
|
enetaddr_found = eth_env_get_enetaddr("ethaddr", env_enetaddr);
|
2012-02-09 20:22:25 +00:00
|
|
|
|
2017-09-08 22:01:17 +00:00
|
|
|
#endif
|
|
|
|
|
2012-02-09 20:22:25 +00:00
|
|
|
#ifdef CONFIG_MAC_ADDR_IN_SPIFLASH
|
2012-02-09 20:22:24 +00:00
|
|
|
int spi_mac_read;
|
|
|
|
uchar buff[6];
|
|
|
|
|
|
|
|
spi_mac_read = get_mac_addr(buff);
|
2017-09-18 01:43:46 +00:00
|
|
|
buff[0] = 0;
|
2012-02-09 20:22:24 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* MAC address not present in the environment
|
|
|
|
* try and read the MAC address from SPI flash
|
|
|
|
* and set it.
|
|
|
|
*/
|
|
|
|
if (!enetaddr_found) {
|
|
|
|
if (!spi_mac_read) {
|
2015-04-08 06:41:04 +00:00
|
|
|
if (is_valid_ethaddr(buff)) {
|
2017-08-03 18:22:11 +00:00
|
|
|
if (eth_env_set_enetaddr("ethaddr", buff)) {
|
2012-02-09 20:22:24 +00:00
|
|
|
printf("Warning: Failed to "
|
|
|
|
"set MAC address from SPI flash\n");
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
printf("Warning: Invalid "
|
|
|
|
"MAC address read from SPI flash\n");
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* MAC address present in environment compare it with
|
|
|
|
* the MAC address in SPI flash and warn on mismatch
|
|
|
|
*/
|
2015-04-08 06:41:04 +00:00
|
|
|
if (!spi_mac_read && is_valid_ethaddr(buff) &&
|
|
|
|
memcmp(env_enetaddr, buff, 6))
|
2012-02-09 20:22:24 +00:00
|
|
|
printf("Warning: MAC address in SPI flash don't match "
|
|
|
|
"with the MAC address in the environment\n");
|
2016-11-16 00:50:12 +00:00
|
|
|
printf("Default using MAC address from environment\n");
|
2012-02-09 20:22:24 +00:00
|
|
|
}
|
2017-09-08 22:01:17 +00:00
|
|
|
|
|
|
|
#elif defined(CONFIG_MAC_ADDR_IN_EEPROM)
|
2012-02-09 20:22:25 +00:00
|
|
|
uint8_t enetaddr[8];
|
|
|
|
int eeprom_mac_read;
|
|
|
|
|
|
|
|
/* Read Ethernet MAC address from EEPROM */
|
|
|
|
eeprom_mac_read = dvevm_read_mac_address(enetaddr);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* MAC address not present in the environment
|
|
|
|
* try and read the MAC address from EEPROM flash
|
|
|
|
* and set it.
|
|
|
|
*/
|
|
|
|
if (!enetaddr_found) {
|
|
|
|
if (eeprom_mac_read)
|
|
|
|
/* Set Ethernet MAC address from EEPROM */
|
|
|
|
davinci_sync_env_enetaddr(enetaddr);
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* MAC address present in environment compare it with
|
|
|
|
* the MAC address in EEPROM and warn on mismatch
|
|
|
|
*/
|
|
|
|
if (eeprom_mac_read && memcmp(enetaddr, env_enetaddr, 6))
|
|
|
|
printf("Warning: MAC address in EEPROM don't match "
|
|
|
|
"with the MAC address in the environment\n");
|
2016-11-16 00:50:12 +00:00
|
|
|
printf("Default using MAC address from environment\n");
|
2012-02-09 20:22:25 +00:00
|
|
|
}
|
|
|
|
|
2012-02-09 20:22:24 +00:00
|
|
|
#endif
|
2011-09-04 02:19:28 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-28 23:46:18 +00:00
|
|
|
static const struct pinmux_config gpio_pins[] = {
|
|
|
|
#ifdef CONFIG_USE_NOR
|
|
|
|
/* GP0[11] is required for NOR to work on Rev 3 EVMs */
|
|
|
|
{ pinmux(0), 8, 4 }, /* GP0[11] */
|
|
|
|
#endif
|
2017-01-10 04:32:07 +00:00
|
|
|
#ifdef CONFIG_MMC_DAVINCI
|
2012-06-24 21:35:15 +00:00
|
|
|
/* GP0[11] is required for SD to work on Rev 3 EVMs */
|
|
|
|
{ pinmux(0), 8, 4 }, /* GP0[11] */
|
|
|
|
#endif
|
2011-11-28 23:46:18 +00:00
|
|
|
};
|
|
|
|
|
2011-12-09 09:47:37 +00:00
|
|
|
const struct pinmux_resource pinmuxes[] = {
|
2011-11-28 23:46:16 +00:00
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC
|
2011-11-28 23:46:18 +00:00
|
|
|
PINMUX_ITEM(emac_pins_mdio),
|
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
|
|
|
|
PINMUX_ITEM(emac_pins_rmii),
|
|
|
|
#else
|
|
|
|
PINMUX_ITEM(emac_pins_mii),
|
2019-07-31 14:17:31 +00:00
|
|
|
#endif
|
|
|
|
#endif
|
2010-06-10 09:48:15 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH
|
2011-11-28 23:46:18 +00:00
|
|
|
PINMUX_ITEM(spi1_pins_base),
|
|
|
|
PINMUX_ITEM(spi1_pins_scs0),
|
2010-06-10 09:48:15 +00:00
|
|
|
#endif
|
2011-11-28 23:46:18 +00:00
|
|
|
PINMUX_ITEM(uart2_pins_txrx),
|
|
|
|
PINMUX_ITEM(uart2_pins_rtscts),
|
|
|
|
PINMUX_ITEM(i2c0_pins),
|
2010-10-14 21:26:19 +00:00
|
|
|
#ifdef CONFIG_NAND_DAVINCI
|
2011-11-28 23:46:18 +00:00
|
|
|
PINMUX_ITEM(emifa_pins_cs3),
|
|
|
|
PINMUX_ITEM(emifa_pins_cs4),
|
|
|
|
PINMUX_ITEM(emifa_pins_nand),
|
2019-08-13 19:04:02 +00:00
|
|
|
#elif defined(CONFIG_USE_NOR)
|
2011-11-28 23:46:18 +00:00
|
|
|
PINMUX_ITEM(emifa_pins_cs2),
|
|
|
|
PINMUX_ITEM(emifa_pins_nor),
|
2010-10-14 21:26:19 +00:00
|
|
|
#endif
|
2011-11-28 23:46:18 +00:00
|
|
|
PINMUX_ITEM(gpio_pins),
|
2017-01-10 04:32:07 +00:00
|
|
|
#ifdef CONFIG_MMC_DAVINCI
|
2012-06-24 21:35:15 +00:00
|
|
|
PINMUX_ITEM(mmc0_pins),
|
|
|
|
#endif
|
2010-06-10 09:48:15 +00:00
|
|
|
};
|
|
|
|
|
2011-12-09 09:47:37 +00:00
|
|
|
const int pinmuxes_size = ARRAY_SIZE(pinmuxes);
|
|
|
|
|
2012-02-02 00:44:41 +00:00
|
|
|
const struct lpsc_resource lpsc[] = {
|
2010-06-10 09:48:15 +00:00
|
|
|
{ DAVINCI_LPSC_AEMIF }, /* NAND, NOR */
|
|
|
|
{ DAVINCI_LPSC_SPI1 }, /* Serial Flash */
|
|
|
|
{ DAVINCI_LPSC_EMAC }, /* image download */
|
|
|
|
{ DAVINCI_LPSC_UART2 }, /* console */
|
|
|
|
{ DAVINCI_LPSC_GPIO },
|
2017-01-10 04:32:07 +00:00
|
|
|
#ifdef CONFIG_MMC_DAVINCI
|
2012-06-24 21:35:15 +00:00
|
|
|
{ DAVINCI_LPSC_MMC_SD },
|
|
|
|
#endif
|
2010-06-10 09:48:15 +00:00
|
|
|
};
|
|
|
|
|
2012-02-02 00:44:41 +00:00
|
|
|
const int lpsc_size = ARRAY_SIZE(lpsc);
|
|
|
|
|
2010-11-19 16:39:48 +00:00
|
|
|
#ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
|
|
|
|
#define CONFIG_DA850_EVM_MAX_CPU_CLK 300000000
|
|
|
|
#endif
|
|
|
|
|
2011-10-10 21:06:38 +00:00
|
|
|
#define REV_AM18X_EVM 0x100
|
|
|
|
|
2010-11-19 16:39:48 +00:00
|
|
|
/*
|
|
|
|
* get_board_rev() - setup to pass kernel board revision information
|
|
|
|
* Returns:
|
|
|
|
* bit[0-3] Maximum cpu clock rate supported by onboard SoC
|
|
|
|
* 0000b - 300 MHz
|
|
|
|
* 0001b - 372 MHz
|
|
|
|
* 0010b - 408 MHz
|
|
|
|
* 0011b - 456 MHz
|
|
|
|
*/
|
|
|
|
u32 get_board_rev(void)
|
|
|
|
{
|
|
|
|
char *s;
|
|
|
|
u32 maxcpuclk = CONFIG_DA850_EVM_MAX_CPU_CLK;
|
|
|
|
u32 rev = 0;
|
|
|
|
|
2017-08-03 18:22:12 +00:00
|
|
|
s = env_get("maxcpuclk");
|
2010-11-19 16:39:48 +00:00
|
|
|
if (s)
|
|
|
|
maxcpuclk = simple_strtoul(s, NULL, 10);
|
|
|
|
|
|
|
|
if (maxcpuclk >= 456000000)
|
|
|
|
rev = 3;
|
|
|
|
else if (maxcpuclk >= 408000000)
|
|
|
|
rev = 2;
|
|
|
|
else if (maxcpuclk >= 372000000)
|
|
|
|
rev = 1;
|
|
|
|
return rev;
|
|
|
|
}
|
|
|
|
|
2011-10-13 00:52:29 +00:00
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Power on required peripherals
|
|
|
|
* ARM does not have access by default to PSC0 and PSC1
|
|
|
|
* assuming here that the DSP bootloader has set the IOPU
|
|
|
|
* such that PSC access is available to ARM
|
|
|
|
*/
|
|
|
|
if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
irq_init();
|
|
|
|
|
2010-10-14 21:26:22 +00:00
|
|
|
#ifdef CONFIG_NAND_DAVINCI
|
|
|
|
/*
|
|
|
|
* NAND CS setup - cycle counts based on da850evm NAND timings in the
|
|
|
|
* Linux kernel @ 25MHz EMIFA
|
|
|
|
*/
|
2012-06-24 21:35:21 +00:00
|
|
|
writel((DAVINCI_ABCR_WSETUP(2) |
|
|
|
|
DAVINCI_ABCR_WSTROBE(2) |
|
|
|
|
DAVINCI_ABCR_WHOLD(1) |
|
|
|
|
DAVINCI_ABCR_RSETUP(1) |
|
|
|
|
DAVINCI_ABCR_RSTROBE(4) |
|
2010-10-14 21:26:22 +00:00
|
|
|
DAVINCI_ABCR_RHOLD(0) |
|
2011-04-20 20:25:06 +00:00
|
|
|
DAVINCI_ABCR_TA(1) |
|
2010-10-14 21:26:22 +00:00
|
|
|
DAVINCI_ABCR_ASIZE_8BIT),
|
|
|
|
&davinci_emif_regs->ab2cr); /* CS3 */
|
|
|
|
#endif
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
/* arch number of the board */
|
|
|
|
gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM;
|
|
|
|
|
|
|
|
/* address of boot parameters */
|
|
|
|
gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
|
|
|
|
|
|
|
|
/* setup the SUSPSRC for ARM to control emulation suspend */
|
|
|
|
writel(readl(&davinci_syscfg_regs->suspsrc) &
|
|
|
|
~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
|
|
|
|
DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
|
|
|
|
DAVINCI_SYSCFG_SUSPSRC_UART2),
|
|
|
|
&davinci_syscfg_regs->suspsrc);
|
|
|
|
|
2011-09-04 02:21:04 +00:00
|
|
|
#ifdef CONFIG_USE_NOR
|
|
|
|
/* Set the GPIO direction as output */
|
2013-06-14 12:22:36 +00:00
|
|
|
clrbits_le32((u32 *)GPIO_BANK0_REG_DIR_ADDR, (0x01 << 11));
|
2011-09-04 02:21:04 +00:00
|
|
|
|
|
|
|
/* Set the output as low */
|
2013-06-14 12:22:36 +00:00
|
|
|
writel(0x01 << 11, GPIO_BANK0_REG_CLR_ADDR);
|
2011-09-04 02:21:04 +00:00
|
|
|
#endif
|
|
|
|
|
2017-01-10 04:32:07 +00:00
|
|
|
#ifdef CONFIG_MMC_DAVINCI
|
2012-06-24 21:35:16 +00:00
|
|
|
/* Set the GPIO direction as output */
|
|
|
|
clrbits_le32((u32 *)GPIO_BANK0_REG_DIR_ADDR, (0x01 << 11));
|
|
|
|
|
|
|
|
/* Set the output as high */
|
2013-06-14 12:22:36 +00:00
|
|
|
writel(0x01 << 11, GPIO_BANK0_REG_SET_ADDR);
|
2012-06-24 21:35:16 +00:00
|
|
|
#endif
|
|
|
|
|
2010-10-14 21:26:29 +00:00
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC
|
2010-11-30 16:32:10 +00:00
|
|
|
davinci_emac_mii_mode_sel(HAS_RMII);
|
2010-10-14 21:26:29 +00:00
|
|
|
#endif /* CONFIG_DRIVER_TI_EMAC */
|
|
|
|
|
2010-06-10 09:48:15 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2010-10-14 21:26:29 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC
|
|
|
|
|
2010-11-18 14:59:37 +00:00
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
|
|
|
|
/**
|
|
|
|
* rmii_hw_init
|
|
|
|
*
|
|
|
|
* DA850/OMAP-L138 EVM can interface to a daughter card for
|
|
|
|
* additional features. This card has an I2C GPIO Expander TCA6416
|
|
|
|
* to select the required functions like camera, RMII Ethernet,
|
|
|
|
* character LCD, video.
|
|
|
|
*
|
|
|
|
* Initialization of the expander involves configuring the
|
|
|
|
* polarity and direction of the ports. P07-P05 are used here.
|
|
|
|
* These ports are connected to a Mux chip which enables only one
|
|
|
|
* functionality at a time.
|
|
|
|
*
|
|
|
|
* For RMII phy to respond, the MII MDIO clock has to be disabled
|
|
|
|
* since both the PHY devices have address as zero. The MII MDIO
|
|
|
|
* clock is controlled via GPIO2[6].
|
|
|
|
*
|
|
|
|
* This code is valid for Beta version of the hardware
|
|
|
|
*/
|
|
|
|
int rmii_hw_init(void)
|
|
|
|
{
|
|
|
|
const struct pinmux_config gpio_pins[] = {
|
|
|
|
{ pinmux(6), 8, 1 }
|
|
|
|
};
|
|
|
|
u_int8_t buf[2];
|
|
|
|
unsigned int temp;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/* PinMux for GPIO */
|
|
|
|
if (davinci_configure_pin_mux(gpio_pins, ARRAY_SIZE(gpio_pins)) != 0)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
/* I2C Exapnder configuration */
|
|
|
|
/* Set polarity to non-inverted */
|
|
|
|
buf[0] = 0x0;
|
|
|
|
buf[1] = 0x0;
|
|
|
|
ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 4, 1, buf, 2);
|
|
|
|
if (ret) {
|
|
|
|
printf("\nExpander @ 0x%02x write FAILED!!!\n",
|
|
|
|
CONFIG_SYS_I2C_EXPANDER_ADDR);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Configure P07-P05 as outputs */
|
|
|
|
buf[0] = 0x1f;
|
|
|
|
buf[1] = 0xff;
|
|
|
|
ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 6, 1, buf, 2);
|
|
|
|
if (ret) {
|
|
|
|
printf("\nExpander @ 0x%02x write FAILED!!!\n",
|
|
|
|
CONFIG_SYS_I2C_EXPANDER_ADDR);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* For Ethernet RMII selection
|
|
|
|
* P07(SelA)=0
|
|
|
|
* P06(SelB)=1
|
|
|
|
* P05(SelC)=1
|
|
|
|
*/
|
|
|
|
if (i2c_read(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
|
|
|
|
printf("\nExpander @ 0x%02x read FAILED!!!\n",
|
|
|
|
CONFIG_SYS_I2C_EXPANDER_ADDR);
|
|
|
|
}
|
|
|
|
|
|
|
|
buf[0] &= 0x1f;
|
|
|
|
buf[0] |= (0 << 7) | (1 << 6) | (1 << 5);
|
|
|
|
if (i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
|
|
|
|
printf("\nExpander @ 0x%02x write FAILED!!!\n",
|
|
|
|
CONFIG_SYS_I2C_EXPANDER_ADDR);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set the output as high */
|
|
|
|
temp = REG(GPIO_BANK2_REG_SET_ADDR);
|
|
|
|
temp |= (0x01 << 6);
|
|
|
|
REG(GPIO_BANK2_REG_SET_ADDR) = temp;
|
|
|
|
|
|
|
|
/* Set the GPIO direction as output */
|
|
|
|
temp = REG(GPIO_BANK2_REG_DIR_ADDR);
|
|
|
|
temp &= ~(0x01 << 6);
|
|
|
|
REG(GPIO_BANK2_REG_DIR_ADDR) = temp;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
|
|
|
|
|
2010-10-14 21:26:29 +00:00
|
|
|
/*
|
|
|
|
* Initializes on-board ethernet controllers.
|
|
|
|
*/
|
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
2010-11-18 14:59:37 +00:00
|
|
|
#ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
|
|
|
|
/* Select RMII fucntion through the expander */
|
|
|
|
if (rmii_hw_init())
|
|
|
|
printf("RMII hardware init failed!!!\n");
|
|
|
|
#endif
|
2010-10-14 21:26:29 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_DRIVER_TI_EMAC */
|