2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2008-05-16 09:10:33 +00:00
|
|
|
/*
|
|
|
|
* SPI flash internal definitions
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 Atmel Corporation
|
2013-10-02 14:08:49 +00:00
|
|
|
* Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
|
2008-05-16 09:10:33 +00:00
|
|
|
*/
|
|
|
|
|
2013-10-10 16:44:09 +00:00
|
|
|
#ifndef _SF_INTERNAL_H_
|
|
|
|
#define _SF_INTERNAL_H_
|
2008-05-16 09:10:33 +00:00
|
|
|
|
2014-10-14 05:42:04 +00:00
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/compiler.h>
|
|
|
|
|
|
|
|
/* Dual SPI flash memories - see SPI_COMM_DUAL_... */
|
|
|
|
enum spi_dual_flash {
|
|
|
|
SF_SINGLE_FLASH = 0,
|
2015-12-14 12:42:04 +00:00
|
|
|
SF_DUAL_STACKED_FLASH = BIT(0),
|
|
|
|
SF_DUAL_PARALLEL_FLASH = BIT(1),
|
2014-10-14 05:42:04 +00:00
|
|
|
};
|
|
|
|
|
2015-09-29 05:47:02 +00:00
|
|
|
enum spi_nor_option_flags {
|
2015-12-14 12:42:04 +00:00
|
|
|
SNOR_F_SST_WR = BIT(0),
|
|
|
|
SNOR_F_USE_FSR = BIT(1),
|
2016-10-30 17:46:26 +00:00
|
|
|
SNOR_F_USE_UPAGE = BIT(3),
|
2015-09-29 05:47:02 +00:00
|
|
|
};
|
|
|
|
|
2014-01-11 11:20:45 +00:00
|
|
|
#define SPI_FLASH_3B_ADDR_LEN 3
|
|
|
|
#define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN)
|
2013-10-02 14:08:49 +00:00
|
|
|
#define SPI_FLASH_16MB_BOUN 0x1000000
|
2008-05-16 09:10:33 +00:00
|
|
|
|
2013-12-26 08:24:57 +00:00
|
|
|
/* CFI Manufacture ID's */
|
|
|
|
#define SPI_FLASH_CFI_MFR_SPANSION 0x01
|
|
|
|
#define SPI_FLASH_CFI_MFR_STMICRO 0x20
|
2018-09-25 08:41:33 +00:00
|
|
|
#define SPI_FLASH_CFI_MFR_MICRON 0x2C
|
2013-12-26 08:43:36 +00:00
|
|
|
#define SPI_FLASH_CFI_MFR_MACRONIX 0xc2
|
2015-11-17 18:50:53 +00:00
|
|
|
#define SPI_FLASH_CFI_MFR_SST 0xbf
|
2013-12-26 08:24:57 +00:00
|
|
|
#define SPI_FLASH_CFI_MFR_WINBOND 0xef
|
2015-09-29 20:31:23 +00:00
|
|
|
#define SPI_FLASH_CFI_MFR_ATMEL 0x1f
|
2013-12-26 08:24:57 +00:00
|
|
|
|
2013-10-02 14:08:49 +00:00
|
|
|
/* Erase commands */
|
|
|
|
#define CMD_ERASE_4K 0x20
|
|
|
|
#define CMD_ERASE_CHIP 0xc7
|
|
|
|
#define CMD_ERASE_64K 0xd8
|
2008-05-16 09:10:33 +00:00
|
|
|
|
2013-10-02 14:08:49 +00:00
|
|
|
/* Write commands */
|
2012-01-29 00:26:03 +00:00
|
|
|
#define CMD_WRITE_STATUS 0x01
|
2011-04-25 06:58:29 +00:00
|
|
|
#define CMD_PAGE_PROGRAM 0x02
|
2011-04-25 06:59:53 +00:00
|
|
|
#define CMD_WRITE_DISABLE 0x04
|
2011-01-10 07:20:13 +00:00
|
|
|
#define CMD_WRITE_ENABLE 0x06
|
2015-12-14 12:33:54 +00:00
|
|
|
#define CMD_QUAD_PAGE_PROGRAM 0x32
|
2011-01-10 07:20:12 +00:00
|
|
|
|
2013-10-02 14:08:49 +00:00
|
|
|
/* Read commands */
|
|
|
|
#define CMD_READ_ARRAY_SLOW 0x03
|
|
|
|
#define CMD_READ_ARRAY_FAST 0x0b
|
2014-01-11 09:40:28 +00:00
|
|
|
#define CMD_READ_DUAL_OUTPUT_FAST 0x3b
|
|
|
|
#define CMD_READ_DUAL_IO_FAST 0xbb
|
2014-01-11 09:43:11 +00:00
|
|
|
#define CMD_READ_QUAD_OUTPUT_FAST 0x6b
|
2013-12-24 09:54:31 +00:00
|
|
|
#define CMD_READ_QUAD_IO_FAST 0xeb
|
2013-10-02 14:08:49 +00:00
|
|
|
#define CMD_READ_ID 0x9f
|
2015-12-14 12:33:54 +00:00
|
|
|
#define CMD_READ_STATUS 0x05
|
|
|
|
#define CMD_READ_STATUS1 0x35
|
|
|
|
#define CMD_READ_CONFIG 0x35
|
|
|
|
#define CMD_FLAG_STATUS 0x70
|
2013-06-19 10:07:09 +00:00
|
|
|
|
2013-06-19 10:01:23 +00:00
|
|
|
/* Bank addr access commands */
|
2013-10-02 14:08:49 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_BAR
|
2013-06-19 10:03:58 +00:00
|
|
|
# define CMD_BANKADDR_BRWR 0x17
|
|
|
|
# define CMD_BANKADDR_BRRD 0x16
|
|
|
|
# define CMD_EXTNADDR_WREAR 0xC5
|
|
|
|
# define CMD_EXTNADDR_RDEAR 0xC8
|
|
|
|
#endif
|
2013-06-19 10:01:23 +00:00
|
|
|
|
2011-01-10 07:20:12 +00:00
|
|
|
/* Common status */
|
2015-12-14 12:42:04 +00:00
|
|
|
#define STATUS_WIP BIT(0)
|
|
|
|
#define STATUS_QEB_WINSPAN BIT(1)
|
|
|
|
#define STATUS_QEB_MXIC BIT(6)
|
|
|
|
#define STATUS_PEC BIT(7)
|
2015-11-05 14:43:41 +00:00
|
|
|
#define SR_BP0 BIT(2) /* Block protect 0 */
|
|
|
|
#define SR_BP1 BIT(3) /* Block protect 1 */
|
|
|
|
#define SR_BP2 BIT(4) /* Block protect 2 */
|
2011-01-10 07:20:12 +00:00
|
|
|
|
2013-10-02 14:08:49 +00:00
|
|
|
/* Flash timeout values */
|
|
|
|
#define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ)
|
2015-06-26 19:21:30 +00:00
|
|
|
#define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ)
|
2013-10-02 14:08:49 +00:00
|
|
|
#define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ)
|
|
|
|
|
|
|
|
/* SST specific */
|
|
|
|
#ifdef CONFIG_SPI_FLASH_SST
|
2018-04-10 11:40:44 +00:00
|
|
|
#define SST26_CMD_READ_BPR 0x72
|
|
|
|
#define SST26_CMD_WRITE_BPR 0x42
|
|
|
|
|
|
|
|
#define SST26_BPR_8K_NUM 4
|
|
|
|
#define SST26_MAX_BPR_REG_LEN (18 + 1)
|
|
|
|
#define SST26_BOUND_REG_SIZE ((32 + SST26_BPR_8K_NUM * 8) * SZ_1K)
|
|
|
|
|
|
|
|
enum lock_ctl {
|
|
|
|
SST26_CTL_LOCK,
|
|
|
|
SST26_CTL_UNLOCK,
|
|
|
|
SST26_CTL_CHECK
|
|
|
|
};
|
|
|
|
|
2013-10-07 14:04:56 +00:00
|
|
|
# define CMD_SST_BP 0x02 /* Byte Program */
|
2015-06-26 19:21:30 +00:00
|
|
|
# define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */
|
2013-10-02 14:08:49 +00:00
|
|
|
|
|
|
|
int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
|
|
|
|
const void *buf);
|
2014-12-12 14:06:13 +00:00
|
|
|
int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len,
|
|
|
|
const void *buf);
|
2013-10-02 14:08:49 +00:00
|
|
|
#endif
|
|
|
|
|
2016-10-30 17:46:10 +00:00
|
|
|
#define JEDEC_MFR(info) ((info)->id[0])
|
|
|
|
#define JEDEC_ID(info) (((info)->id[1]) << 8 | ((info)->id[2]))
|
|
|
|
#define JEDEC_EXT(info) (((info)->id[3]) << 8 | ((info)->id[4]))
|
2016-10-30 17:46:17 +00:00
|
|
|
#define SPI_FLASH_MAX_ID_LEN 6
|
2016-10-30 17:46:10 +00:00
|
|
|
|
|
|
|
struct spi_flash_info {
|
2016-10-30 17:46:13 +00:00
|
|
|
/* Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO]) */
|
|
|
|
const char *name;
|
2016-10-30 17:46:10 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* This array stores the ID bytes.
|
|
|
|
* The first three bytes are the JEDIC ID.
|
|
|
|
* JEDEC ID zero means "no ID" (mostly older chips).
|
|
|
|
*/
|
2016-10-30 17:46:16 +00:00
|
|
|
u8 id[SPI_FLASH_MAX_ID_LEN];
|
2016-10-30 17:46:10 +00:00
|
|
|
u8 id_len;
|
|
|
|
|
2016-10-30 17:46:13 +00:00
|
|
|
/*
|
|
|
|
* The size listed here is what works with SPINOR_OP_SE, which isn't
|
|
|
|
* necessarily called a "sector" by the vendor.
|
|
|
|
*/
|
|
|
|
u32 sector_size;
|
2016-10-30 17:46:15 +00:00
|
|
|
u32 n_sectors;
|
2016-10-30 17:46:13 +00:00
|
|
|
|
|
|
|
u16 page_size;
|
|
|
|
|
|
|
|
u16 flags;
|
|
|
|
#define SECT_4K BIT(0) /* CMD_ERASE_4K works uniformly */
|
|
|
|
#define E_FSR BIT(1) /* use flag status register for */
|
|
|
|
#define SST_WR BIT(2) /* use SST byte/word programming */
|
|
|
|
#define WR_QPP BIT(3) /* use Quad Page Program */
|
|
|
|
#define RD_QUAD BIT(4) /* use Quad Read */
|
|
|
|
#define RD_DUAL BIT(5) /* use Dual Read */
|
|
|
|
#define RD_QUADIO BIT(6) /* use Quad IO Read */
|
|
|
|
#define RD_DUALIO BIT(7) /* use Dual IO Read */
|
2016-08-08 13:55:55 +00:00
|
|
|
#define RD_FULL (RD_QUAD | RD_DUAL | RD_QUADIO | RD_DUALIO)
|
2014-10-14 05:42:04 +00:00
|
|
|
};
|
|
|
|
|
2016-10-30 17:46:10 +00:00
|
|
|
extern const struct spi_flash_info spi_flash_ids[];
|
2014-10-14 05:42:04 +00:00
|
|
|
|
2008-05-16 09:10:33 +00:00
|
|
|
/* Send a single-byte command to the device and read the response */
|
|
|
|
int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Send a multi-byte command to the device and read the response. Used
|
|
|
|
* for flash array reads, etc.
|
|
|
|
*/
|
|
|
|
int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
|
|
|
|
size_t cmd_len, void *data, size_t data_len);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Send a multi-byte command to the device followed by (optional)
|
|
|
|
* data. Used for programming the flash array, etc.
|
|
|
|
*/
|
|
|
|
int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
|
|
|
|
const void *data, size_t data_len);
|
|
|
|
|
2011-04-25 06:58:29 +00:00
|
|
|
|
2013-10-02 14:08:49 +00:00
|
|
|
/* Flash erase(sectors) operation, support all possible erase commands */
|
|
|
|
int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
|
2013-10-02 14:04:53 +00:00
|
|
|
|
2018-11-06 22:21:41 +00:00
|
|
|
/* Get software write-protect value (BP bits) */
|
|
|
|
int spi_flash_cmd_get_sw_write_prot(struct spi_flash *flash);
|
|
|
|
|
2015-11-05 14:43:42 +00:00
|
|
|
/* Lock stmicro spi flash region */
|
|
|
|
int stm_lock(struct spi_flash *flash, u32 ofs, size_t len);
|
|
|
|
|
|
|
|
/* Unlock stmicro spi flash region */
|
|
|
|
int stm_unlock(struct spi_flash *flash, u32 ofs, size_t len);
|
|
|
|
|
|
|
|
/* Check if a stmicro spi flash region is completely locked */
|
|
|
|
int stm_is_locked(struct spi_flash *flash, u32 ofs, size_t len);
|
|
|
|
|
2013-10-02 14:08:49 +00:00
|
|
|
/* Enable writing on the SPI flash */
|
2011-04-23 23:05:55 +00:00
|
|
|
static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
|
|
|
|
{
|
|
|
|
return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
|
|
|
|
}
|
|
|
|
|
2013-10-02 14:08:49 +00:00
|
|
|
/* Disable writing on the SPI flash */
|
2011-04-25 06:59:53 +00:00
|
|
|
static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
|
|
|
|
{
|
|
|
|
return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
|
|
|
|
}
|
|
|
|
|
2013-06-21 13:49:00 +00:00
|
|
|
/*
|
|
|
|
* Used for spi_flash write operation
|
|
|
|
* - SPI claim
|
|
|
|
* - spi_flash_cmd_write_enable
|
|
|
|
* - spi_flash_cmd_write
|
2016-10-30 17:46:25 +00:00
|
|
|
* - spi_flash_wait_till_ready
|
2013-06-21 13:49:00 +00:00
|
|
|
* - SPI release
|
|
|
|
*/
|
|
|
|
int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
|
|
|
|
size_t cmd_len, const void *buf, size_t buf_len);
|
2011-01-10 07:20:12 +00:00
|
|
|
|
|
|
|
/*
|
2013-10-02 14:08:49 +00:00
|
|
|
* Flash write operation, support all possible write commands.
|
|
|
|
* Write the requested data out breaking it up into multiple write
|
|
|
|
* commands as needed per the write size.
|
2011-01-10 07:20:12 +00:00
|
|
|
*/
|
2013-10-02 14:08:49 +00:00
|
|
|
int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
|
|
|
|
size_t len, const void *buf);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Same as spi_flash_cmd_read() except it also claims/releases the SPI
|
|
|
|
* bus. Used as common part of the ->read() operation.
|
|
|
|
*/
|
|
|
|
int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
|
|
|
|
size_t cmd_len, void *data, size_t data_len);
|
|
|
|
|
|
|
|
/* Flash read operation, support all possible read commands */
|
|
|
|
int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
|
|
|
|
size_t len, void *data);
|
2011-01-10 07:20:12 +00:00
|
|
|
|
2015-04-27 05:42:04 +00:00
|
|
|
#ifdef CONFIG_SPI_FLASH_MTD
|
|
|
|
int spi_flash_mtd_register(struct spi_flash *flash);
|
|
|
|
void spi_flash_mtd_unregister(void);
|
|
|
|
#endif
|
|
|
|
|
2015-12-11 16:06:34 +00:00
|
|
|
/**
|
|
|
|
* spi_flash_scan - scan the SPI FLASH
|
|
|
|
* @flash: the spi flash structure
|
|
|
|
*
|
|
|
|
* The drivers can use this fuction to scan the SPI FLASH.
|
|
|
|
* In the scanning, it will try to get all the necessary information to
|
|
|
|
* fill the spi_flash{}.
|
|
|
|
*
|
|
|
|
* Return: 0 for success, others for failure.
|
|
|
|
*/
|
2015-12-06 16:03:32 +00:00
|
|
|
int spi_flash_scan(struct spi_flash *flash);
|
2015-12-11 16:06:34 +00:00
|
|
|
|
2013-10-10 16:44:09 +00:00
|
|
|
#endif /* _SF_INTERNAL_H_ */
|