2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-05-28 09:23:54 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2015 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <command.h>
|
2019-12-28 17:44:48 +00:00
|
|
|
#include <net.h>
|
2015-05-28 09:23:54 +00:00
|
|
|
#include <netdev.h>
|
|
|
|
#include <malloc.h>
|
|
|
|
#include <fsl_mdio.h>
|
|
|
|
#include <miiphy.h>
|
|
|
|
#include <phy.h>
|
|
|
|
#include <fm_eth.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2015-05-28 09:23:54 +00:00
|
|
|
#include <asm/io.h>
|
2015-06-28 05:33:59 +00:00
|
|
|
#include <exports.h>
|
2015-05-28 09:23:54 +00:00
|
|
|
#include <asm/arch/fsl_serdes.h>
|
2017-05-24 16:40:21 +00:00
|
|
|
#include <fsl-mc/fsl_mc.h>
|
2015-05-28 09:23:54 +00:00
|
|
|
#include <fsl-mc/ldpaa_wriop.h>
|
|
|
|
|
2015-06-28 05:33:59 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2020-06-26 06:13:33 +00:00
|
|
|
int board_eth_init(struct bd_info *bis)
|
2015-05-28 09:23:54 +00:00
|
|
|
{
|
2020-03-18 14:47:40 +00:00
|
|
|
#ifndef CONFIG_DM_ETH
|
2015-05-28 09:23:54 +00:00
|
|
|
#if defined(CONFIG_FSL_MC_ENET)
|
|
|
|
int i, interface;
|
|
|
|
struct memac_mdio_info mdio_info;
|
|
|
|
struct mii_dev *dev;
|
2022-10-29 00:27:13 +00:00
|
|
|
struct ccsr_gur *gur = (void *)(CFG_SYS_FSL_GUTS_ADDR);
|
2015-05-28 09:23:54 +00:00
|
|
|
u32 srds_s1;
|
|
|
|
struct memac_mdio_controller *reg;
|
|
|
|
|
|
|
|
srds_s1 = in_le32(&gur->rcwsr[28]) &
|
|
|
|
FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK;
|
|
|
|
srds_s1 >>= FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT;
|
|
|
|
|
2022-10-29 00:27:13 +00:00
|
|
|
reg = (struct memac_mdio_controller *)CFG_SYS_FSL_WRIOP1_MDIO1;
|
2015-05-28 09:23:54 +00:00
|
|
|
mdio_info.regs = reg;
|
|
|
|
mdio_info.name = DEFAULT_WRIOP_MDIO1_NAME;
|
|
|
|
|
|
|
|
/* Register the EMI 1 */
|
|
|
|
fm_memac_mdio_init(bis, &mdio_info);
|
|
|
|
|
2022-10-29 00:27:13 +00:00
|
|
|
reg = (struct memac_mdio_controller *)CFG_SYS_FSL_WRIOP1_MDIO2;
|
2015-05-28 09:23:54 +00:00
|
|
|
mdio_info.regs = reg;
|
|
|
|
mdio_info.name = DEFAULT_WRIOP_MDIO2_NAME;
|
|
|
|
|
|
|
|
/* Register the EMI 2 */
|
|
|
|
fm_memac_mdio_init(bis, &mdio_info);
|
|
|
|
|
|
|
|
switch (srds_s1) {
|
|
|
|
case 0x2A:
|
2018-10-10 08:38:34 +00:00
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC1, 0, CORTINA_PHY_ADDR1);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC2, 0, CORTINA_PHY_ADDR2);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC3, 0, CORTINA_PHY_ADDR3);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC4, 0, CORTINA_PHY_ADDR4);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC5, 0, AQ_PHY_ADDR1);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC6, 0, AQ_PHY_ADDR2);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC7, 0, AQ_PHY_ADDR3);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC8, 0, AQ_PHY_ADDR4);
|
2015-05-28 09:23:54 +00:00
|
|
|
|
2017-04-13 10:01:09 +00:00
|
|
|
break;
|
|
|
|
case 0x4B:
|
2018-10-10 08:38:34 +00:00
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC1, 0, CORTINA_PHY_ADDR1);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC2, 0, CORTINA_PHY_ADDR2);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC3, 0, CORTINA_PHY_ADDR3);
|
|
|
|
wriop_set_phy_address(WRIOP1_DPMAC4, 0, CORTINA_PHY_ADDR4);
|
2017-04-13 10:01:09 +00:00
|
|
|
|
2015-05-28 09:23:54 +00:00
|
|
|
break;
|
|
|
|
default:
|
2015-11-09 11:12:07 +00:00
|
|
|
printf("SerDes1 protocol 0x%x is not supported on LS2080aRDB\n",
|
2015-05-28 09:23:54 +00:00
|
|
|
srds_s1);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = WRIOP1_DPMAC1; i <= WRIOP1_DPMAC4; i++) {
|
|
|
|
interface = wriop_get_enet_if(i);
|
|
|
|
switch (interface) {
|
|
|
|
case PHY_INTERFACE_MODE_XGMII:
|
|
|
|
dev = miiphy_get_dev_by_name(DEFAULT_WRIOP_MDIO1_NAME);
|
|
|
|
wriop_set_mdio(i, dev);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = WRIOP1_DPMAC5; i <= WRIOP1_DPMAC8; i++) {
|
|
|
|
switch (wriop_get_enet_if(i)) {
|
|
|
|
case PHY_INTERFACE_MODE_XGMII:
|
|
|
|
dev = miiphy_get_dev_by_name(DEFAULT_WRIOP_MDIO2_NAME);
|
|
|
|
wriop_set_mdio(i, dev);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
cpu_eth_init(bis);
|
2017-05-24 16:40:21 +00:00
|
|
|
#endif /* CONFIG_FSL_MC_ENET */
|
2020-03-18 14:47:40 +00:00
|
|
|
#endif /* !CONFIG_DM_ETH */
|
2015-05-28 09:23:54 +00:00
|
|
|
|
2015-06-28 05:33:59 +00:00
|
|
|
#ifdef CONFIG_PHY_AQUANTIA
|
|
|
|
/*
|
|
|
|
* Export functions to be used by AQ firmware
|
|
|
|
* upload application
|
|
|
|
*/
|
|
|
|
gd->jt->strcpy = strcpy;
|
|
|
|
gd->jt->mdelay = mdelay;
|
|
|
|
gd->jt->mdio_get_current_dev = mdio_get_current_dev;
|
|
|
|
gd->jt->phy_find_by_mask = phy_find_by_mask;
|
|
|
|
gd->jt->mdio_phydev_for_ethname = mdio_phydev_for_ethname;
|
|
|
|
gd->jt->miiphy_set_current_dev = miiphy_set_current_dev;
|
|
|
|
#endif
|
2020-03-18 14:47:40 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_DM_ETH
|
|
|
|
return 0;
|
|
|
|
#else
|
2015-05-28 09:23:54 +00:00
|
|
|
return pci_eth_init(bis);
|
2020-03-18 14:47:40 +00:00
|
|
|
#endif
|
2015-05-28 09:23:54 +00:00
|
|
|
}
|
2017-05-24 16:40:21 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_RESET_PHY_R)
|
|
|
|
void reset_phy(void)
|
|
|
|
{
|
|
|
|
mc_env_boot();
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_RESET_PHY_R */
|