2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-10-26 11:47:50 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2014-2015 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-12-28 17:44:58 +00:00
|
|
|
#include <clock_legacy.h>
|
2019-11-14 19:57:37 +00:00
|
|
|
#include <cpu_func.h>
|
2021-03-26 18:40:55 +00:00
|
|
|
#include <debug_uart.h>
|
2019-08-01 15:46:43 +00:00
|
|
|
#include <env.h>
|
2021-03-26 18:40:56 +00:00
|
|
|
#include <hang.h>
|
2020-05-10 17:40:01 +00:00
|
|
|
#include <image.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2015-10-26 11:47:50 +00:00
|
|
|
#include <spl.h>
|
2020-05-10 17:39:56 +00:00
|
|
|
#include <asm/cache.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2015-10-26 11:47:50 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <fsl_ifc.h>
|
|
|
|
#include <i2c.h>
|
2017-05-15 15:52:00 +00:00
|
|
|
#include <fsl_csu.h>
|
|
|
|
#include <asm/arch/fdt.h>
|
|
|
|
#include <asm/arch/ppa.h>
|
2018-06-26 21:48:28 +00:00
|
|
|
#include <asm/arch/soc.h>
|
2015-10-26 11:47:50 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
u32 spl_boot_device(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_SPL_MMC_SUPPORT
|
|
|
|
return BOOT_DEVICE_MMC1;
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SPL_NAND_SUPPORT
|
|
|
|
return BOOT_DEVICE_NAND;
|
2018-06-26 21:48:29 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_QSPI_BOOT
|
|
|
|
return BOOT_DEVICE_NOR;
|
2015-10-26 11:47:50 +00:00
|
|
|
#endif
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2017-04-17 12:37:17 +00:00
|
|
|
|
|
|
|
void spl_board_init(void)
|
|
|
|
{
|
2019-11-07 16:11:32 +00:00
|
|
|
#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_FSL_LSCH2)
|
2017-04-17 12:37:17 +00:00
|
|
|
/*
|
|
|
|
* In case of Secure Boot, the IBR configures the SMMU
|
|
|
|
* to allow only Secure transactions.
|
|
|
|
* SMMU must be reset in bypass mode.
|
|
|
|
* Set the ClientPD bit and Clear the USFCFG Bit
|
|
|
|
*/
|
|
|
|
u32 val;
|
|
|
|
val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
|
|
|
|
out_le32(SMMU_SCR0, val);
|
|
|
|
val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
|
|
|
|
out_le32(SMMU_NSCR0, val);
|
|
|
|
#endif
|
2017-05-15 15:52:00 +00:00
|
|
|
#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
|
|
|
|
enable_layerscape_ns_access();
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SPL_FSL_LS_PPA
|
|
|
|
ppa_init();
|
|
|
|
#endif
|
2017-04-17 12:37:17 +00:00
|
|
|
}
|
|
|
|
|
2015-10-26 11:47:50 +00:00
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
2021-03-26 18:40:56 +00:00
|
|
|
int ret;
|
|
|
|
|
2018-06-26 21:26:02 +00:00
|
|
|
icache_enable();
|
2015-10-26 11:47:50 +00:00
|
|
|
/* Clear global data */
|
|
|
|
memset((void *)gd, 0, sizeof(gd_t));
|
2021-03-26 18:40:55 +00:00
|
|
|
if (IS_ENABLED(CONFIG_DEBUG_UART))
|
|
|
|
debug_uart_init();
|
2015-10-26 11:47:50 +00:00
|
|
|
board_early_init_f();
|
2021-03-26 18:40:56 +00:00
|
|
|
ret = spl_early_init();
|
|
|
|
if (ret) {
|
|
|
|
debug("spl_early_init() failed: %d\n", ret);
|
|
|
|
hang();
|
|
|
|
}
|
2015-10-26 11:47:50 +00:00
|
|
|
timer_init();
|
2017-03-27 18:41:01 +00:00
|
|
|
#ifdef CONFIG_ARCH_LS2080A
|
2015-10-26 11:47:50 +00:00
|
|
|
env_init();
|
|
|
|
#endif
|
|
|
|
get_clocks();
|
|
|
|
|
|
|
|
preloader_console_init();
|
2021-04-08 16:56:11 +00:00
|
|
|
spl_set_bd();
|
2015-10-26 11:47:50 +00:00
|
|
|
|
2021-08-19 03:12:24 +00:00
|
|
|
#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
|
2021-07-11 03:14:36 +00:00
|
|
|
#ifdef CONFIG_SPL_I2C
|
2015-10-26 11:47:50 +00:00
|
|
|
i2c_init_all();
|
2018-01-17 10:43:08 +00:00
|
|
|
#endif
|
2019-12-31 07:33:38 +00:00
|
|
|
#endif
|
2018-01-17 10:43:08 +00:00
|
|
|
#ifdef CONFIG_VID
|
|
|
|
init_func_vid();
|
2015-10-26 11:47:50 +00:00
|
|
|
#endif
|
|
|
|
dram_init();
|
2017-05-15 15:52:00 +00:00
|
|
|
#ifdef CONFIG_SPL_FSL_LS_PPA
|
|
|
|
#ifndef CONFIG_SYS_MEM_RESERVE_SECURE
|
|
|
|
#error Need secure RAM for PPA
|
2015-10-26 11:47:50 +00:00
|
|
|
#endif
|
2017-05-15 15:52:00 +00:00
|
|
|
/*
|
|
|
|
* Secure memory location is determined in dram_init_banksize().
|
|
|
|
* gd->ram_size is deducted by the size of secure ram.
|
|
|
|
*/
|
|
|
|
dram_init_banksize();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* After dram_init_bank_size(), we know U-Boot only uses the first
|
|
|
|
* memory bank regardless how big the memory is.
|
|
|
|
*/
|
|
|
|
gd->ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If PPA is loaded, U-Boot will resume running at EL2.
|
|
|
|
* Cache and MMU will be enabled. Need a place for TLB.
|
|
|
|
* U-Boot will be relocated to the end of available memory
|
|
|
|
* in first bank. At this point, we cannot know how much
|
|
|
|
* memory U-Boot uses. Put TLB table lower by SPL_TLB_SETBACK
|
|
|
|
* to avoid overlapping. As soon as the RAM version U-Boot sets
|
|
|
|
* up new MMU, this space is no longer needed.
|
|
|
|
*/
|
|
|
|
gd->ram_top -= SPL_TLB_SETBACK;
|
|
|
|
gd->arch.tlb_size = PGTABLE_SIZE;
|
|
|
|
gd->arch.tlb_addr = (gd->ram_top - gd->arch.tlb_size) & ~(0x10000 - 1);
|
|
|
|
gd->arch.tlb_allocated = gd->arch.tlb_addr;
|
|
|
|
#endif /* CONFIG_SPL_FSL_LS_PPA */
|
2018-06-26 21:48:28 +00:00
|
|
|
#if defined(CONFIG_QSPI_AHB_INIT) && defined(CONFIG_QSPI_BOOT)
|
|
|
|
qspi_ahb_init();
|
|
|
|
#endif
|
2017-05-15 15:52:00 +00:00
|
|
|
}
|
2017-09-28 15:42:14 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_OS_BOOT
|
|
|
|
/*
|
|
|
|
* Return
|
|
|
|
* 0 if booting into OS is selected
|
|
|
|
* 1 if booting into U-Boot is selected
|
|
|
|
*/
|
|
|
|
int spl_start_uboot(void)
|
|
|
|
{
|
|
|
|
env_init();
|
|
|
|
if (env_get_yesno("boot_os") != 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_SPL_OS_BOOT */
|
2017-05-15 15:52:00 +00:00
|
|
|
#endif /* CONFIG_SPL_BUILD */
|