2019-01-08 16:17:29 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
/*
|
|
|
|
* dts file for Xilinx Versal Mini eMMC1 Configuration
|
|
|
|
*
|
|
|
|
* (C) Copyright 2018-2019, Xilinx, Inc.
|
|
|
|
*
|
|
|
|
* Siva Durga Prasad <siva.durga.paladugu@xilinx.com>
|
|
|
|
* Michal Simek <michal.simek@xilinx.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "xlnx,versal";
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
|
|
|
model = "Xilinx Versal MINI eMMC1";
|
|
|
|
|
2020-10-07 06:36:54 +00:00
|
|
|
clk200: clk200 {
|
2019-01-08 16:17:29 +00:00
|
|
|
compatible = "fixed-clock";
|
|
|
|
#clock-cells = <0x0>;
|
2020-10-07 06:36:54 +00:00
|
|
|
clock-frequency = <200000000>;
|
2019-01-08 16:17:29 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
dcc: dcc {
|
|
|
|
compatible = "arm,dcc";
|
|
|
|
status = "okay";
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
};
|
|
|
|
|
|
|
|
amba: amba {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <0x2>;
|
|
|
|
#size-cells = <0x2>;
|
|
|
|
ranges;
|
|
|
|
|
2019-10-01 13:52:35 +00:00
|
|
|
sdhci1: sdhci@f1050000 {
|
2019-01-08 16:17:29 +00:00
|
|
|
compatible = "xlnx,versal-8.9a", "arasan,sdhci-8.9a";
|
|
|
|
status = "okay";
|
2020-10-07 06:36:54 +00:00
|
|
|
non-removable;
|
|
|
|
disable-wp;
|
|
|
|
bus-width = <8>;
|
2019-01-08 16:17:29 +00:00
|
|
|
reg = <0x0 0xf1050000 0x0 0x10000>;
|
|
|
|
clock-names = "clk_xin", "clk_ahb";
|
2020-10-07 06:36:54 +00:00
|
|
|
clocks = <&clk200 &clk200>;
|
2019-01-08 16:17:29 +00:00
|
|
|
xlnx,device_id = <1>;
|
|
|
|
no-1-8-v;
|
2020-07-22 15:42:43 +00:00
|
|
|
xlnx,mio-bank = <0>;
|
2019-01-08 16:17:29 +00:00
|
|
|
#stream-id-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
serial0 = &dcc;
|
|
|
|
mmc0 = &sdhci1;
|
|
|
|
};
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
stdout-path = "serial0:115200";
|
|
|
|
};
|
|
|
|
|
|
|
|
memory@0 {
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x0 0x0 0x0 0x20000000>;
|
|
|
|
};
|
|
|
|
};
|