2020-12-04 14:47:28 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR X11
|
|
|
|
/*
|
|
|
|
* NXP LX2162AQDS device tree source
|
|
|
|
*
|
|
|
|
* Copyright 2020 NXP
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
/dts-v1/;
|
|
|
|
|
|
|
|
#include "fsl-lx2160a-qds.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "NXP Layerscape LX2162AQDS Board";
|
|
|
|
compatible = "fsl,lx2162aqds", "fsl,lx2160a";
|
2020-12-11 09:31:39 +00:00
|
|
|
|
|
|
|
aliases {
|
|
|
|
spi1 = &dspi0;
|
|
|
|
spi2 = &dspi1;
|
|
|
|
spi3 = &dspi2;
|
|
|
|
};
|
2020-12-11 08:56:51 +00:00
|
|
|
};
|
2020-12-04 14:47:28 +00:00
|
|
|
|
2020-12-11 08:56:51 +00:00
|
|
|
&usb1 {
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2020-12-04 14:47:28 +00:00
|
|
|
|
2020-12-11 08:56:51 +00:00
|
|
|
&pcie2 {
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2020-12-04 14:47:28 +00:00
|
|
|
|
2020-12-11 08:56:51 +00:00
|
|
|
&pcie5 {
|
|
|
|
status = "disabled";
|
2020-12-04 14:47:28 +00:00
|
|
|
};
|
|
|
|
|
2020-12-11 08:56:51 +00:00
|
|
|
&pcie6 {
|
2020-12-04 14:47:28 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2020-12-11 09:31:39 +00:00
|
|
|
|
|
|
|
&dspi0 {
|
|
|
|
bus-num = <0>;
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
dflash0: n25q128a {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
dflash1: sst25wf040b {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
dflash2: en25s64 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&dspi1 {
|
|
|
|
bus-num = <0>;
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
dflash3: n25q128a {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
dflash4: sst25wf040b {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
dflash5: en25s64 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <2>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&dspi2 {
|
|
|
|
bus-num = <0>;
|
|
|
|
status = "okay";
|
|
|
|
|
|
|
|
dflash6: n25q128a {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
dflash7: sst25wf040b {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
dflash8: en25s64 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "spi-flash";
|
|
|
|
spi-max-frequency = <3000000>;
|
|
|
|
spi-cpol;
|
|
|
|
spi-cpha;
|
|
|
|
reg = <2>;
|
|
|
|
};
|
|
|
|
};
|