2004-06-09 21:50:45 +00:00
|
|
|
/*
|
2006-03-12 00:43:03 +00:00
|
|
|
* Copyright (C) 2004-2005 Arabella Software Ltd.
|
2004-06-09 21:50:45 +00:00
|
|
|
* Yuli Barcohen <yuli@arabellasw.com>
|
|
|
|
*
|
|
|
|
* Support for Analogue&Micro Adder boards family.
|
|
|
|
* Tested on AdderII and Adder87x.
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2004-06-09 21:50:45 +00:00
|
|
|
*/
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
#if !defined(CONFIG_MPC875) && !defined(CONFIG_MPC852T)
|
|
|
|
#define CONFIG_MPC875
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_ADDER /* Analogue&Micro Adder board */
|
|
|
|
|
2010-10-06 07:05:45 +00:00
|
|
|
#define CONFIG_SYS_TEXT_BASE 0xFE000000
|
|
|
|
|
2004-06-09 21:50:45 +00:00
|
|
|
#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
|
|
|
|
#define CONFIG_BAUDRATE 38400
|
|
|
|
|
2006-03-12 00:43:03 +00:00
|
|
|
#define CONFIG_ETHER_ON_FEC1
|
|
|
|
#define CONFIG_ETHER_ON_FEC2
|
2008-02-15 01:05:58 +00:00
|
|
|
#define CONFIG_HAS_ETH0
|
|
|
|
#define CONFIG_HAS_ETH1
|
2006-03-12 00:43:03 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DISCOVER_PHY
|
2008-03-30 06:22:13 +00:00
|
|
|
#define CONFIG_MII_INIT 1
|
2004-06-09 21:50:45 +00:00
|
|
|
#define FEC_ENET
|
2006-03-12 00:43:03 +00:00
|
|
|
#endif /* CONFIG_ETHER_ON_FEC || CONFIG_ETHER_ON_FEC2 */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2004-09-28 17:59:53 +00:00
|
|
|
#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
|
|
|
|
#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_8xx_CPUCLK_MIN 40000000
|
2004-09-28 17:59:53 +00:00
|
|
|
#ifdef CONFIG_MPC852T
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_8xx_CPUCLK_MAX 50000000
|
2004-09-28 17:59:53 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000
|
2004-09-28 17:59:53 +00:00
|
|
|
#endif /* CONFIG_MPC852T */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
|
2007-07-10 14:02:57 +00:00
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
#define CONFIG_BOOTP_BOOTPATH
|
|
|
|
#define CONFIG_BOOTP_GATEWAY
|
|
|
|
#define CONFIG_BOOTP_HOSTNAME
|
|
|
|
|
|
|
|
|
2007-07-06 00:13:52 +00:00
|
|
|
/*
|
|
|
|
* Command line configuration.
|
|
|
|
*/
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
2007-08-05 23:01:49 +00:00
|
|
|
#define CONFIG_CMD_DHCP
|
|
|
|
#define CONFIG_CMD_IMMAP
|
|
|
|
#define CONFIG_CMD_MII
|
|
|
|
#define CONFIG_CMD_PING
|
2007-07-06 00:13:52 +00:00
|
|
|
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
|
|
|
|
#define CONFIG_BOOTCOMMAND "bootm fe040000" /* Autoboot command */
|
2006-03-12 00:43:03 +00:00
|
|
|
#define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=1M(ROM)ro,-(root)"
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
#define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
|
|
|
|
#undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
|
|
|
|
#define CONFIG_SYS_HUSH_PARSER
|
|
|
|
#define CONFIG_SYS_LONGHELP /* #undef to save memory */
|
|
|
|
#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
|
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
|
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x400000 /* Default load address */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
2008-10-16 13:01:15 +00:00
|
|
|
* RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)
|
2004-06-09 21:50:45 +00:00
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x00000000
|
|
|
|
#define CONFIG_SYS_SDRAM_MAX_SIZE 0x01000000 /* Up to 16 Mbyte */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAMR 0x00002114
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2004-09-28 17:59:53 +00:00
|
|
|
/*
|
2006-03-12 00:43:03 +00:00
|
|
|
* 4096 Up to 4096 SDRAM rows
|
2004-09-28 17:59:53 +00:00
|
|
|
* 1000 factor s -> ms
|
2006-03-12 00:43:03 +00:00
|
|
|
* 32 PTP (pre-divider from MPTPR)
|
2004-09-28 17:59:53 +00:00
|
|
|
* 4 Number of refresh cycles per period
|
|
|
|
* 64 Refresh cycle in ms per number of rows
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
|
2004-09-28 17:59:53 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x00500000 /* 1 ... 5 MB in SDRAM */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_RESET_ADDRESS 0x09900000
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* For booting Linux, the board info and command line data
|
|
|
|
* have to be in the first 8 MB of memory, since this is
|
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2010-10-07 19:51:12 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for Monitor */
|
2004-06-09 21:50:45 +00:00
|
|
|
#ifdef CONFIG_BZIP2
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
|
2004-06-09 21:50:45 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
|
2004-06-09 21:50:45 +00:00
|
|
|
#endif /* CONFIG_BZIP2 */
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Flash organisation
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xFE000000
|
|
|
|
#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
|
2008-08-12 23:40:42 +00:00
|
|
|
#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/* Environment is in flash */
|
2008-09-10 20:48:04 +00:00
|
|
|
#define CONFIG_ENV_IS_IN_FLASH
|
2008-09-10 20:48:06 +00:00
|
|
|
#define CONFIG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2006-03-12 00:43:03 +00:00
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_OR0_PRELIM 0xFF000774
|
|
|
|
#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V)
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DIRECT_FLASH_TFTP
|
2004-07-09 22:51:01 +00:00
|
|
|
|
2004-06-09 21:50:45 +00:00
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Internal Memory Map Register
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_IMMR 0xFF000000
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Definitions for initial stack pointer and data area (in DPRAM)
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
|
2010-10-26 11:32:32 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
|
2010-10-26 12:34:52 +00:00
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Configuration registers
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_WATCHDOG
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
|
2004-06-09 21:50:45 +00:00
|
|
|
SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
|
|
|
|
SYPCR_SWP)
|
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
|
2004-06-09 21:50:45 +00:00
|
|
|
SYPCR_SWF | SYPCR_SWP)
|
|
|
|
#endif /* CONFIG_WATCHDOG */
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/* TBSCR - Time Base Status and Control Register */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_TBSCR (TBSCR_TBF | TBSCR_TBE)
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/* PISCR - Periodic Interrupt Status and Control */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/* PLPRCR - PLL, Low-Power, and Reset Control Register */
|
2008-10-16 13:01:15 +00:00
|
|
|
/* #define CONFIG_SYS_PLPRCR PLPRCR_TEXPS */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/* SCCR - System Clock and reset Control Register */
|
2008-05-20 14:00:29 +00:00
|
|
|
#define SCCR_MASK SCCR_EBDF11
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SCCR SCCR_RTSEL
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DER 0
|
2004-06-09 21:50:45 +00:00
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* Cache Configuration
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx chips */
|
2004-06-09 21:50:45 +00:00
|
|
|
|
2008-02-15 01:05:58 +00:00
|
|
|
/* pass open firmware flat tree */
|
|
|
|
#define CONFIG_OF_LIBFDT 1
|
|
|
|
#define CONFIG_OF_BOARD_SETUP 1
|
|
|
|
|
2004-06-09 21:50:45 +00:00
|
|
|
#endif /* __CONFIG_H */
|