2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-11-18 10:06:09 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015 Stefan Roese <sr@denx.de>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "socfpga_cyclone5.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "SoCFPGA Cyclone V SR1500";
|
|
|
|
compatible = "anonymous,socfpga-sr1500", "altr,socfpga-cyclone5", "altr,socfpga";
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
bootargs = "console=ttyS0,115200";
|
2018-08-13 19:34:33 +00:00
|
|
|
stdout-path = "serial0:115200n8";
|
2015-11-18 10:06:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
/*
|
2016-04-18 12:22:04 +00:00
|
|
|
* This allows the ethaddr uboot environment variable
|
2015-11-18 10:06:09 +00:00
|
|
|
* contents to be added to the gmac1 device tree blob.
|
|
|
|
*/
|
|
|
|
ethernet0 = &gmac1;
|
|
|
|
};
|
|
|
|
|
|
|
|
memory@0 {
|
|
|
|
name = "memory";
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x0 0x40000000>; /* 1GB */
|
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
&gmac1 {
|
|
|
|
status = "okay";
|
|
|
|
phy-mode = "rgmii";
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio0 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio1 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio2 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
2018-11-02 10:54:52 +00:00
|
|
|
&porta {
|
|
|
|
bank-name = "porta";
|
|
|
|
};
|
|
|
|
|
|
|
|
&portb {
|
|
|
|
bank-name = "portb";
|
|
|
|
};
|
|
|
|
|
|
|
|
&portc {
|
|
|
|
bank-name = "portc";
|
|
|
|
};
|
|
|
|
|
2015-11-18 10:06:09 +00:00
|
|
|
&i2c0 {
|
|
|
|
status = "okay";
|
|
|
|
speed-mode = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&i2c1 {
|
|
|
|
status = "okay";
|
|
|
|
speed-mode = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
&mmc0 {
|
|
|
|
status = "okay";
|
|
|
|
bus-width = <8>;
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
};
|
|
|
|
|
|
|
|
&uart0 {
|
|
|
|
status = "okay";
|
2018-08-13 19:34:33 +00:00
|
|
|
u-boot,dm-pre-reloc;
|
2015-11-18 10:06:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&usb1 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&watchdog0 {
|
|
|
|
status = "okay";
|
|
|
|
};
|
|
|
|
|
|
|
|
&qspi {
|
|
|
|
status = "okay";
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
|
|
|
|
flash0: n25q00@0 {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "n25q00", "spi-flash";
|
|
|
|
reg = <0>; /* chip select */
|
2016-03-03 15:57:39 +00:00
|
|
|
spi-max-frequency = <100000000>;
|
2015-11-18 10:06:09 +00:00
|
|
|
m25p,fast-read;
|
|
|
|
page-size = <256>;
|
|
|
|
block-size = <16>; /* 2^16, 64KB */
|
2018-01-23 23:13:10 +00:00
|
|
|
cdns,tshsl-ns = <50>;
|
|
|
|
cdns,tsd2d-ns = <50>;
|
|
|
|
cdns,tchsh-ns = <4>;
|
|
|
|
cdns,tslch-ns = <4>;
|
2015-11-18 10:06:09 +00:00
|
|
|
};
|
|
|
|
};
|