2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2014-03-05 07:04:48 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2009-2013 Freescale Semiconductor, Inc.
|
2023-07-11 12:49:14 +00:00
|
|
|
* Copyright 2021-2023 NXP
|
2014-03-05 07:04:48 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <command.h>
|
2019-08-01 15:46:52 +00:00
|
|
|
#include <env.h>
|
2019-12-28 17:44:54 +00:00
|
|
|
#include <fdt_support.h>
|
2014-03-05 07:04:48 +00:00
|
|
|
#include <i2c.h>
|
2020-05-10 17:40:01 +00:00
|
|
|
#include <image.h>
|
2019-11-14 19:57:46 +00:00
|
|
|
#include <init.h>
|
2014-03-05 07:04:48 +00:00
|
|
|
#include <netdev.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2014-03-05 07:04:48 +00:00
|
|
|
#include <linux/compiler.h>
|
|
|
|
#include <asm/mmu.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/immap_85xx.h>
|
|
|
|
#include <asm/fsl_law.h>
|
|
|
|
#include <asm/fsl_serdes.h>
|
|
|
|
#include <asm/fsl_liodn.h>
|
2023-07-11 12:49:15 +00:00
|
|
|
#include <clock_legacy.h>
|
2014-03-05 07:04:48 +00:00
|
|
|
#include <fm_eth.h>
|
|
|
|
#include "t208xrdb.h"
|
|
|
|
#include "cpld.h"
|
2015-03-10 06:21:36 +00:00
|
|
|
#include "../common/vid.h"
|
2014-03-05 07:04:48 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2021-06-11 12:28:06 +00:00
|
|
|
u8 get_hw_revision(void)
|
|
|
|
{
|
|
|
|
u8 ver = CPLD_READ(hw_ver);
|
|
|
|
|
|
|
|
switch (ver) {
|
|
|
|
default:
|
|
|
|
case 0x1:
|
|
|
|
return 'C';
|
|
|
|
case 0x0:
|
|
|
|
return 'D';
|
|
|
|
case 0x2:
|
|
|
|
return 'E';
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2023-07-11 12:49:15 +00:00
|
|
|
#if CONFIG_IS_ENABLED(DM_SERIAL)
|
|
|
|
int get_serial_clock(void)
|
|
|
|
{
|
|
|
|
return get_bus_freq(0) / 2;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-03-05 07:04:48 +00:00
|
|
|
int checkboard(void)
|
|
|
|
{
|
|
|
|
struct cpu_type *cpu = gd->arch.cpu;
|
|
|
|
static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
|
|
|
|
|
|
|
|
printf("Board: %sRDB, ", cpu->name);
|
2021-06-11 12:28:06 +00:00
|
|
|
printf("Board rev: %c CPLD ver: 0x%02x, boot from ",
|
|
|
|
get_hw_revision(), CPLD_READ(sw_ver));
|
2014-03-05 07:04:48 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SDCARD
|
|
|
|
puts("SD/MMC\n");
|
|
|
|
#elif CONFIG_SPIFLASH
|
|
|
|
puts("SPI\n");
|
|
|
|
#else
|
|
|
|
u8 reg;
|
|
|
|
|
|
|
|
reg = CPLD_READ(flash_csr);
|
|
|
|
|
|
|
|
if (reg & CPLD_BOOT_SEL) {
|
|
|
|
puts("NAND\n");
|
|
|
|
} else {
|
|
|
|
reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
|
2014-04-18 08:43:41 +00:00
|
|
|
printf("NOR vBank%d\n", reg);
|
2014-03-05 07:04:48 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
puts("SERDES Reference Clocks:\n");
|
|
|
|
printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
|
|
|
|
printf("SD2_CLK1=%s, SD2_CLK2=%s\n", freq[0], freq[0]);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_early_init_r(void)
|
|
|
|
{
|
2022-11-16 18:10:41 +00:00
|
|
|
const unsigned int flashbase = CFG_SYS_FLASH_BASE;
|
2014-06-25 04:16:20 +00:00
|
|
|
int flash_esel = find_tlb_idx((void *)flashbase, 1);
|
2014-03-05 07:04:48 +00:00
|
|
|
/*
|
|
|
|
* Remap Boot flash + PROMJET region to caching-inhibited
|
|
|
|
* so that flash can be erased properly.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Flush d-cache and invalidate i-cache of any FLASH data */
|
|
|
|
flush_dcache();
|
|
|
|
invalidate_icache();
|
2014-06-25 04:16:20 +00:00
|
|
|
if (flash_esel == -1) {
|
|
|
|
/* very unlikely unless something is messed up */
|
|
|
|
puts("Error: Could not find TLB for FLASH BASE\n");
|
|
|
|
flash_esel = 2; /* give our best effort to continue */
|
|
|
|
} else {
|
|
|
|
/* invalidate existing TLB entry for flash + promjet */
|
|
|
|
disable_tlb(flash_esel);
|
|
|
|
}
|
2014-03-05 07:04:48 +00:00
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
set_tlb(1, flashbase, CFG_SYS_FLASH_BASE_PHYS,
|
2014-03-05 07:04:48 +00:00
|
|
|
MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
|
|
|
|
0, flash_esel, BOOKE_PAGESZ_256M, 1);
|
|
|
|
|
2015-03-10 06:21:36 +00:00
|
|
|
/*
|
|
|
|
* Adjust core voltage according to voltage ID
|
|
|
|
* This function changes I2C mux to channel 2.
|
|
|
|
*/
|
|
|
|
if (adjust_vdd(0))
|
|
|
|
printf("Warning: Adjusting core voltage failed.\n");
|
2023-07-11 12:49:14 +00:00
|
|
|
|
|
|
|
pci_init();
|
|
|
|
|
2014-03-05 07:04:48 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int misc_init_r(void)
|
|
|
|
{
|
2015-04-22 02:59:50 +00:00
|
|
|
u8 reg;
|
|
|
|
|
|
|
|
/* Reset CS4315 PHY */
|
|
|
|
reg = CPLD_READ(reset_ctl);
|
|
|
|
reg |= CPLD_RSTCON_EDC_RST;
|
|
|
|
CPLD_WRITE(reset_ctl, reg);
|
|
|
|
|
2021-07-29 16:31:20 +00:00
|
|
|
/* Enable POR for boards revisions D and up */
|
|
|
|
if (get_hw_revision() >= 'D') {
|
|
|
|
reg = CPLD_READ(misc_csr);
|
|
|
|
reg |= CPLD_MISC_POR_EN;
|
|
|
|
CPLD_WRITE(misc_csr, reg);
|
|
|
|
}
|
|
|
|
|
2014-03-05 07:04:48 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-06-26 06:13:33 +00:00
|
|
|
int ft_board_setup(void *blob, struct bd_info *bd)
|
2014-03-05 07:04:48 +00:00
|
|
|
{
|
|
|
|
phys_addr_t base;
|
|
|
|
phys_size_t size;
|
|
|
|
|
|
|
|
ft_cpu_setup(blob, bd);
|
|
|
|
|
2017-08-03 18:22:15 +00:00
|
|
|
base = env_get_bootm_low();
|
|
|
|
size = env_get_bootm_size();
|
2014-03-05 07:04:48 +00:00
|
|
|
|
|
|
|
fdt_fixup_memory(blob, (u64)base, (u64)size);
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
pci_of_setup(blob, bd);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
fdt_fixup_liodn(blob);
|
2016-09-16 11:42:15 +00:00
|
|
|
fsl_fdt_fixup_dr_usb(blob, bd);
|
2014-03-05 07:04:48 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
2021-04-13 16:47:57 +00:00
|
|
|
fdt_fixup_board_fman_ethernet(blob);
|
2014-03-05 07:04:48 +00:00
|
|
|
fdt_fixup_board_enet(blob);
|
2021-06-16 12:17:31 +00:00
|
|
|
fdt_fixup_board_phy(blob);
|
2014-03-05 07:04:48 +00:00
|
|
|
#endif
|
2014-10-24 00:58:47 +00:00
|
|
|
|
|
|
|
return 0;
|
2014-03-05 07:04:48 +00:00
|
|
|
}
|
2021-08-10 05:50:10 +00:00
|
|
|
|
|
|
|
ulong *cs4340_get_fw_addr(void)
|
|
|
|
{
|
|
|
|
ulong cortina_fw_addr = CONFIG_CORTINA_FW_ADDR;
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_CORTINA_FW_IN_NOR
|
|
|
|
u8 reg;
|
|
|
|
|
|
|
|
reg = CPLD_READ(flash_csr);
|
|
|
|
if (!(reg & CPLD_BOOT_SEL)) {
|
|
|
|
reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
|
|
|
|
if (reg == 0)
|
|
|
|
cortina_fw_addr = CORTINA_FW_ADDR_IFCNOR;
|
|
|
|
else if (reg == 4)
|
|
|
|
cortina_fw_addr = CORTINA_FW_ADDR_IFCNOR_ALTBANK;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return (ulong *)cortina_fw_addr;
|
|
|
|
}
|