2018-12-12 14:12:27 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
2020-09-28 14:52:21 +00:00
|
|
|
* Copyright (C) 2020, Sean Anderson <seanga2@gmail.com>
|
2018-12-12 14:12:27 +00:00
|
|
|
* Copyright (C) 2018, Bin Meng <bmeng.cn@gmail.com>
|
2020-09-28 14:52:21 +00:00
|
|
|
* Copyright (C) 2018, Anup Patel <anup@brainfault.org>
|
|
|
|
* Copyright (C) 2012 Regents of the University of California
|
2018-12-12 14:12:27 +00:00
|
|
|
*
|
2020-09-28 14:52:21 +00:00
|
|
|
* RISC-V architecturally-defined generic timer driver
|
2018-12-12 14:12:27 +00:00
|
|
|
*
|
2020-09-28 14:52:21 +00:00
|
|
|
* This driver provides generic timer support for S-mode U-Boot.
|
2018-12-12 14:12:27 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <dm.h>
|
|
|
|
#include <errno.h>
|
|
|
|
#include <timer.h>
|
2020-09-28 14:52:21 +00:00
|
|
|
#include <asm/csr.h>
|
2018-12-12 14:12:27 +00:00
|
|
|
|
|
|
|
static int riscv_timer_get_count(struct udevice *dev, u64 *count)
|
|
|
|
{
|
2020-09-28 14:52:21 +00:00
|
|
|
if (IS_ENABLED(CONFIG_64BIT)) {
|
|
|
|
*count = csr_read(CSR_TIME);
|
|
|
|
} else {
|
|
|
|
u32 hi, lo;
|
|
|
|
|
|
|
|
do {
|
|
|
|
hi = csr_read(CSR_TIMEH);
|
|
|
|
lo = csr_read(CSR_TIME);
|
|
|
|
} while (hi != csr_read(CSR_TIMEH));
|
|
|
|
|
|
|
|
*count = ((u64)hi << 32) | lo;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2018-12-12 14:12:27 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int riscv_timer_probe(struct udevice *dev)
|
|
|
|
{
|
|
|
|
struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
|
|
|
|
|
|
|
|
/* clock frequency was passed from the cpu driver as driver data */
|
|
|
|
uc_priv->clock_rate = dev->driver_data;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct timer_ops riscv_timer_ops = {
|
|
|
|
.get_count = riscv_timer_get_count,
|
|
|
|
};
|
|
|
|
|
|
|
|
U_BOOT_DRIVER(riscv_timer) = {
|
|
|
|
.name = "riscv_timer",
|
|
|
|
.id = UCLASS_TIMER,
|
|
|
|
.probe = riscv_timer_probe,
|
|
|
|
.ops = &riscv_timer_ops,
|
|
|
|
.flags = DM_FLAG_PRE_RELOC,
|
|
|
|
};
|