2018-04-26 12:51:26 +00:00
|
|
|
if CPU_V7A
|
2014-11-14 08:34:30 +00:00
|
|
|
|
|
|
|
config CPU_V7_HAS_NONSEC
|
|
|
|
bool
|
|
|
|
|
|
|
|
config CPU_V7_HAS_VIRT
|
|
|
|
bool
|
|
|
|
|
2016-08-30 07:22:22 +00:00
|
|
|
config ARCH_SUPPORT_PSCI
|
|
|
|
bool
|
|
|
|
|
2014-11-14 08:34:30 +00:00
|
|
|
config ARMV7_NONSEC
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Enable support for booting in non-secure mode" if EXPERT
|
2014-11-14 08:34:30 +00:00
|
|
|
depends on CPU_V7_HAS_NONSEC
|
|
|
|
default y
|
|
|
|
---help---
|
|
|
|
Say Y here to enable support for booting in non-secure / SVC mode.
|
|
|
|
|
2014-11-14 08:34:31 +00:00
|
|
|
config ARMV7_BOOT_SEC_DEFAULT
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Boot in secure mode by default" if EXPERT
|
2014-11-14 08:34:31 +00:00
|
|
|
depends on ARMV7_NONSEC
|
2020-05-06 12:02:41 +00:00
|
|
|
default y if ARCH_TEGRA
|
2014-11-14 08:34:31 +00:00
|
|
|
---help---
|
|
|
|
Say Y here to boot in secure mode by default even if non-secure mode
|
|
|
|
is supported. This option is useful to boot kernels which do not
|
|
|
|
suppport booting in non-secure mode. Only set this if you need it.
|
2016-07-15 17:44:45 +00:00
|
|
|
This can be overridden at run-time by setting the bootm_boot_mode env.
|
2014-11-14 08:34:31 +00:00
|
|
|
variable to "sec" or "nonsec".
|
|
|
|
|
2022-03-11 14:11:56 +00:00
|
|
|
config HAS_ARMV7_SECURE_BASE
|
|
|
|
bool "Enable support for a ahardware secure memory area"
|
|
|
|
default y if ARCH_LS1021A || ARCH_MX7 || ARCH_MX7ULP || ARCH_STM32MP \
|
|
|
|
|| MACH_SUN6I || MACH_SUN7I || MACH_SUN8I || TEGRA124
|
|
|
|
|
|
|
|
config ARMV7_SECURE_BASE
|
|
|
|
hex "Base address for secure mode memory"
|
|
|
|
depends on HAS_ARMV7_SECURE_BASE
|
|
|
|
default 0xfff00000 if TEGRA124
|
|
|
|
default 0x2ffc0000 if ARCH_STM32MP
|
|
|
|
default 0x2f000000 if ARCH_MX7ULP
|
|
|
|
default 0x10010000 if ARCH_LS1021A
|
|
|
|
default 0x00900000 if ARCH_MX7
|
|
|
|
default 0x00044000 if MACH_SUN8I
|
|
|
|
default 0x00020000 if MACH_SUN6I || MACH_SUN7I
|
|
|
|
|
|
|
|
config ARMV7_SECURE_RESERVE_SIZE
|
|
|
|
hex
|
|
|
|
depends on TEGRA124 && HAS_ARMV7_SECURE_BASE
|
|
|
|
default 0x100000
|
|
|
|
help
|
|
|
|
Reserve top 1M for secure RAM
|
|
|
|
|
|
|
|
config ARMV7_SECURE_MAX_SIZE
|
|
|
|
hex
|
|
|
|
depends on ARMV7_SECURE_BASE && ARCH_STM32MP || MACH_SUN6I \
|
|
|
|
|| MACH_SUN7I || MACH_SUN8I
|
|
|
|
default 0xbc00 if MACH_SUN8I && !MACH_SUN8I_H3
|
|
|
|
default 0x3c00 if MACH_SUN8I && MACH_SUN8I_H3
|
|
|
|
default 0x10000
|
|
|
|
|
2023-10-01 22:52:12 +00:00
|
|
|
config ARM_GIC_BASE_ADDRESS
|
|
|
|
hex
|
|
|
|
depends on ARMV7_NONSEC
|
2023-10-12 01:47:56 +00:00
|
|
|
depends on ARCH_EXYNOS5 || MACH_SUN8I_R528
|
2023-10-01 22:52:12 +00:00
|
|
|
default 0x10480000 if ARCH_EXYNOS5
|
2023-10-12 01:47:56 +00:00
|
|
|
default 0x03020000 if MACH_SUN8I_R528
|
2023-10-01 22:52:12 +00:00
|
|
|
help
|
|
|
|
Override the GIC base address if the Arm Cortex defined
|
|
|
|
CBAR/PERIPHBASE system register holds the wrong value.
|
|
|
|
Used by the PSCI code to configure the secure side of the GIC.
|
|
|
|
|
2014-11-14 08:34:30 +00:00
|
|
|
config ARMV7_VIRT
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Enable support for hardware virtualization" if EXPERT
|
2014-11-14 08:34:30 +00:00
|
|
|
depends on CPU_V7_HAS_VIRT && ARMV7_NONSEC
|
|
|
|
default y
|
|
|
|
---help---
|
|
|
|
Say Y here to boot in hypervisor (HYP) mode when booting non-secure.
|
|
|
|
|
2016-08-30 07:22:22 +00:00
|
|
|
config ARMV7_PSCI
|
|
|
|
bool "Enable PSCI support" if EXPERT
|
|
|
|
depends on ARMV7_NONSEC && ARCH_SUPPORT_PSCI
|
|
|
|
default y
|
|
|
|
help
|
|
|
|
Say Y here to enable PSCI support.
|
|
|
|
|
2020-06-17 16:19:18 +00:00
|
|
|
choice
|
|
|
|
prompt "Supported PSCI version"
|
|
|
|
depends on ARMV7_PSCI
|
2020-07-31 18:56:45 +00:00
|
|
|
default ARMV7_PSCI_0_1 if ARCH_SUNXI
|
2020-06-17 16:19:18 +00:00
|
|
|
default ARMV7_PSCI_1_0
|
|
|
|
help
|
|
|
|
Select the supported PSCI version.
|
|
|
|
|
|
|
|
config ARMV7_PSCI_1_0
|
|
|
|
bool "PSCI V1.0"
|
|
|
|
|
|
|
|
config ARMV7_PSCI_0_2
|
|
|
|
bool "PSCI V0.2"
|
2020-07-31 18:56:45 +00:00
|
|
|
|
|
|
|
config ARMV7_PSCI_0_1
|
|
|
|
bool "PSCI V0.1"
|
2020-06-17 16:19:18 +00:00
|
|
|
endchoice
|
|
|
|
|
2016-08-30 07:22:23 +00:00
|
|
|
config ARMV7_PSCI_NR_CPUS
|
|
|
|
int "Maximum supported CPUs for PSCI"
|
|
|
|
depends on ARMV7_NONSEC
|
|
|
|
default 4
|
|
|
|
help
|
|
|
|
The maximum number of CPUs supported in the PSCI firmware.
|
|
|
|
It is no problem to set a larger value than the number of
|
|
|
|
CPUs in the actual hardware implementation.
|
|
|
|
|
2016-03-16 14:41:21 +00:00
|
|
|
config ARMV7_LPAE
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Use LPAE page table format" if EXPERT
|
2018-04-26 12:51:26 +00:00
|
|
|
depends on CPU_V7A
|
2018-06-15 21:47:14 +00:00
|
|
|
default y if ARMV7_VIRT
|
2016-03-16 14:41:21 +00:00
|
|
|
---help---
|
|
|
|
Say Y here to use the long descriptor page table format. This is
|
|
|
|
required if U-Boot runs in HYP mode.
|
|
|
|
|
2023-05-13 01:36:49 +00:00
|
|
|
config ARMV7_SET_CORTEX_SMPEN
|
|
|
|
bool
|
|
|
|
help
|
2023-05-17 07:17:16 +00:00
|
|
|
Enable the ARM Cortex ACTLR.SMP enable bit in U-Boot.
|
2023-05-13 01:36:49 +00:00
|
|
|
|
2022-01-23 00:27:19 +00:00
|
|
|
config SPL_ARMV7_SET_CORTEX_SMPEN
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Enable the ARM Cortex ACTLR.SMP enable bit on SPL startup.
|
|
|
|
|
2014-11-14 08:34:30 +00:00
|
|
|
endif
|