2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2016-12-13 06:54:16 +00:00
|
|
|
/*
|
2020-01-06 12:05:57 +00:00
|
|
|
* Copyright 2017-2020 NXP
|
2016-12-13 06:54:16 +00:00
|
|
|
* Copyright 2014-2015 Freescale Semiconductor, Inc.
|
|
|
|
* Layerscape PCIe driver
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2020-07-19 16:15:49 +00:00
|
|
|
#include <dm.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2016-12-13 06:54:16 +00:00
|
|
|
#include <pci.h>
|
|
|
|
#include <asm/arch/fsl_serdes.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <errno.h>
|
|
|
|
#ifdef CONFIG_OF_BOARD_SETUP
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2016-12-13 06:54:16 +00:00
|
|
|
#include <fdt_support.h>
|
2017-05-17 14:23:06 +00:00
|
|
|
#ifdef CONFIG_ARM
|
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#endif
|
2016-12-13 06:54:16 +00:00
|
|
|
#include "pcie_layerscape.h"
|
2020-01-06 12:05:57 +00:00
|
|
|
#include "pcie_layerscape_fixup_common.h"
|
2016-12-13 06:54:16 +00:00
|
|
|
|
2017-03-22 06:36:30 +00:00
|
|
|
#if defined(CONFIG_FSL_LSCH3) || defined(CONFIG_FSL_LSCH2)
|
2016-12-13 06:54:16 +00:00
|
|
|
/*
|
|
|
|
* Return next available LUT index.
|
|
|
|
*/
|
2020-07-09 15:31:33 +00:00
|
|
|
static int ls_pcie_next_lut_index(struct ls_pcie_rc *pcie_rc)
|
2016-12-13 06:54:16 +00:00
|
|
|
{
|
2020-07-09 15:31:33 +00:00
|
|
|
if (pcie_rc->next_lut_index < PCIE_LUT_ENTRY_COUNT)
|
|
|
|
return pcie_rc->next_lut_index++;
|
2016-12-13 06:54:16 +00:00
|
|
|
else
|
|
|
|
return -ENOSPC; /* LUT is full */
|
|
|
|
}
|
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
static void lut_writel(struct ls_pcie_rc *pcie_rc, unsigned int value,
|
2016-12-13 06:54:17 +00:00
|
|
|
unsigned int offset)
|
|
|
|
{
|
2020-07-09 15:31:33 +00:00
|
|
|
struct ls_pcie *pcie = pcie_rc->pcie;
|
|
|
|
|
2016-12-13 06:54:17 +00:00
|
|
|
if (pcie->big_endian)
|
|
|
|
out_be32(pcie->lut + offset, value);
|
|
|
|
else
|
|
|
|
out_le32(pcie->lut + offset, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Program a single LUT entry
|
|
|
|
*/
|
2020-07-09 15:31:33 +00:00
|
|
|
static void ls_pcie_lut_set_mapping(struct ls_pcie_rc *pcie_rc, int index,
|
|
|
|
u32 devid, u32 streamid)
|
2016-12-13 06:54:17 +00:00
|
|
|
{
|
|
|
|
/* leave mask as all zeroes, want to match all bits */
|
2020-07-09 15:31:33 +00:00
|
|
|
lut_writel(pcie_rc, devid << 16, PCIE_LUT_UDR(index));
|
|
|
|
lut_writel(pcie_rc, streamid | PCIE_LUT_ENABLE, PCIE_LUT_LDR(index));
|
2016-12-13 06:54:17 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* An msi-map is a property to be added to the pci controller
|
|
|
|
* node. It is a table, where each entry consists of 4 fields
|
|
|
|
* e.g.:
|
|
|
|
*
|
|
|
|
* msi-map = <[devid] [phandle-to-msi-ctrl] [stream-id] [count]
|
|
|
|
* [devid] [phandle-to-msi-ctrl] [stream-id] [count]>;
|
|
|
|
*/
|
2020-07-09 15:31:33 +00:00
|
|
|
static void fdt_pcie_set_msi_map_entry_ls(void *blob,
|
|
|
|
struct ls_pcie_rc *pcie_rc,
|
2019-11-15 09:23:35 +00:00
|
|
|
u32 devid, u32 streamid)
|
2016-12-13 06:54:17 +00:00
|
|
|
{
|
|
|
|
u32 *prop;
|
|
|
|
u32 phandle;
|
|
|
|
int nodeoffset;
|
2017-03-03 04:35:10 +00:00
|
|
|
uint svr;
|
|
|
|
char *compat = NULL;
|
2020-07-09 15:31:33 +00:00
|
|
|
struct ls_pcie *pcie = pcie_rc->pcie;
|
2016-12-13 06:54:17 +00:00
|
|
|
|
|
|
|
/* find pci controller node */
|
|
|
|
nodeoffset = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
|
2020-07-09 15:31:33 +00:00
|
|
|
pcie_rc->dbi_res.start);
|
2016-12-13 06:54:17 +00:00
|
|
|
if (nodeoffset < 0) {
|
2016-12-13 06:54:24 +00:00
|
|
|
#ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
|
2017-03-03 04:35:10 +00:00
|
|
|
svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
|
|
|
|
if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
|
2017-04-27 09:38:06 +00:00
|
|
|
svr == SVR_LS2048A || svr == SVR_LS2044A ||
|
|
|
|
svr == SVR_LS2081A || svr == SVR_LS2041A)
|
2017-03-03 04:35:10 +00:00
|
|
|
compat = "fsl,ls2088a-pcie";
|
|
|
|
else
|
|
|
|
compat = CONFIG_FSL_PCIE_COMPAT;
|
|
|
|
if (compat)
|
|
|
|
nodeoffset = fdt_node_offset_by_compat_reg(blob,
|
2020-07-09 15:31:33 +00:00
|
|
|
compat, pcie_rc->dbi_res.start);
|
2017-03-03 04:35:10 +00:00
|
|
|
#endif
|
2016-12-13 06:54:17 +00:00
|
|
|
if (nodeoffset < 0)
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* get phandle to MSI controller */
|
|
|
|
prop = (u32 *)fdt_getprop(blob, nodeoffset, "msi-parent", 0);
|
|
|
|
if (prop == NULL) {
|
|
|
|
debug("\n%s: ERROR: missing msi-parent: PCIe%d\n",
|
|
|
|
__func__, pcie->idx);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
phandle = fdt32_to_cpu(*prop);
|
|
|
|
|
|
|
|
/* set one msi-map row */
|
|
|
|
fdt_appendprop_u32(blob, nodeoffset, "msi-map", devid);
|
|
|
|
fdt_appendprop_u32(blob, nodeoffset, "msi-map", phandle);
|
|
|
|
fdt_appendprop_u32(blob, nodeoffset, "msi-map", streamid);
|
|
|
|
fdt_appendprop_u32(blob, nodeoffset, "msi-map", 1);
|
|
|
|
}
|
|
|
|
|
2017-03-22 06:42:33 +00:00
|
|
|
/*
|
|
|
|
* An iommu-map is a property to be added to the pci controller
|
|
|
|
* node. It is a table, where each entry consists of 4 fields
|
|
|
|
* e.g.:
|
|
|
|
*
|
|
|
|
* iommu-map = <[devid] [phandle-to-iommu-ctrl] [stream-id] [count]
|
|
|
|
* [devid] [phandle-to-iommu-ctrl] [stream-id] [count]>;
|
|
|
|
*/
|
2020-07-09 15:31:33 +00:00
|
|
|
static void fdt_pcie_set_iommu_map_entry_ls(void *blob,
|
|
|
|
struct ls_pcie_rc *pcie_rc,
|
2019-11-15 09:23:35 +00:00
|
|
|
u32 devid, u32 streamid)
|
2017-03-22 06:42:33 +00:00
|
|
|
{
|
|
|
|
u32 *prop;
|
|
|
|
u32 iommu_map[4];
|
|
|
|
int nodeoffset;
|
|
|
|
int lenp;
|
2017-08-31 07:56:46 +00:00
|
|
|
uint svr;
|
|
|
|
char *compat = NULL;
|
2020-07-09 15:31:33 +00:00
|
|
|
struct ls_pcie *pcie = pcie_rc->pcie;
|
2017-03-22 06:42:33 +00:00
|
|
|
|
|
|
|
/* find pci controller node */
|
|
|
|
nodeoffset = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
|
2020-07-09 15:31:33 +00:00
|
|
|
pcie_rc->dbi_res.start);
|
2017-03-22 06:42:33 +00:00
|
|
|
if (nodeoffset < 0) {
|
|
|
|
#ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
|
2017-08-31 07:56:46 +00:00
|
|
|
svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
|
|
|
|
if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
|
|
|
|
svr == SVR_LS2048A || svr == SVR_LS2044A ||
|
|
|
|
svr == SVR_LS2081A || svr == SVR_LS2041A)
|
|
|
|
compat = "fsl,ls2088a-pcie";
|
|
|
|
else
|
|
|
|
compat = CONFIG_FSL_PCIE_COMPAT;
|
|
|
|
|
|
|
|
if (compat)
|
|
|
|
nodeoffset = fdt_node_offset_by_compat_reg(blob,
|
2020-07-09 15:31:33 +00:00
|
|
|
compat, pcie_rc->dbi_res.start);
|
2017-08-31 07:56:46 +00:00
|
|
|
#endif
|
2017-03-22 06:42:33 +00:00
|
|
|
if (nodeoffset < 0)
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* get phandle to iommu controller */
|
|
|
|
prop = fdt_getprop_w(blob, nodeoffset, "iommu-map", &lenp);
|
|
|
|
if (prop == NULL) {
|
|
|
|
debug("\n%s: ERROR: missing iommu-map: PCIe%d\n",
|
|
|
|
__func__, pcie->idx);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* set iommu-map row */
|
|
|
|
iommu_map[0] = cpu_to_fdt32(devid);
|
|
|
|
iommu_map[1] = *++prop;
|
|
|
|
iommu_map[2] = cpu_to_fdt32(streamid);
|
|
|
|
iommu_map[3] = cpu_to_fdt32(1);
|
|
|
|
|
|
|
|
if (devid == 0) {
|
|
|
|
fdt_setprop_inplace(blob, nodeoffset, "iommu-map",
|
|
|
|
iommu_map, 16);
|
|
|
|
} else {
|
|
|
|
fdt_appendprop(blob, nodeoffset, "iommu-map", iommu_map, 16);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-11-15 09:23:35 +00:00
|
|
|
static void fdt_fixup_pcie_ls(void *blob)
|
2016-12-13 06:54:17 +00:00
|
|
|
{
|
|
|
|
struct udevice *dev, *bus;
|
2020-07-09 15:31:33 +00:00
|
|
|
struct ls_pcie_rc *pcie_rc;
|
2016-12-13 06:54:17 +00:00
|
|
|
int streamid;
|
|
|
|
int index;
|
|
|
|
pci_dev_t bdf;
|
|
|
|
|
|
|
|
/* Scan all known buses */
|
|
|
|
for (pci_find_first_device(&dev);
|
|
|
|
dev;
|
|
|
|
pci_find_next_device(&dev)) {
|
|
|
|
for (bus = dev; device_is_on_pci_bus(bus);)
|
|
|
|
bus = bus->parent;
|
2020-07-09 15:31:33 +00:00
|
|
|
pcie_rc = dev_get_priv(bus);
|
2016-12-13 06:54:17 +00:00
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
streamid = pcie_next_streamid(pcie_rc->stream_id_cur,
|
|
|
|
pcie_rc->pcie->idx);
|
2016-12-13 06:54:17 +00:00
|
|
|
if (streamid < 0) {
|
|
|
|
debug("ERROR: no stream ids free\n");
|
|
|
|
continue;
|
2020-01-06 12:05:59 +00:00
|
|
|
} else {
|
2020-07-09 15:31:33 +00:00
|
|
|
pcie_rc->stream_id_cur++;
|
2016-12-13 06:54:17 +00:00
|
|
|
}
|
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
index = ls_pcie_next_lut_index(pcie_rc);
|
2016-12-13 06:54:17 +00:00
|
|
|
if (index < 0) {
|
|
|
|
debug("ERROR: no LUT indexes free\n");
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* the DT fixup must be relative to the hose first_busno */
|
|
|
|
bdf = dm_pci_get_bdf(dev) - PCI_BDF(bus->seq, 0, 0);
|
|
|
|
/* map PCI b.d.f to streamID in LUT */
|
2020-07-09 15:31:33 +00:00
|
|
|
ls_pcie_lut_set_mapping(pcie_rc, index, bdf >> 8,
|
2016-12-13 06:54:17 +00:00
|
|
|
streamid);
|
|
|
|
/* update msi-map in device tree */
|
2020-07-09 15:31:33 +00:00
|
|
|
fdt_pcie_set_msi_map_entry_ls(blob, pcie_rc, bdf >> 8,
|
2019-11-15 09:23:35 +00:00
|
|
|
streamid);
|
2017-03-22 06:42:33 +00:00
|
|
|
/* update iommu-map in device tree */
|
2020-07-09 15:31:33 +00:00
|
|
|
fdt_pcie_set_iommu_map_entry_ls(blob, pcie_rc, bdf >> 8,
|
2019-11-15 09:23:35 +00:00
|
|
|
streamid);
|
2016-12-13 06:54:17 +00:00
|
|
|
}
|
2020-01-06 12:06:00 +00:00
|
|
|
pcie_board_fix_fdt(blob);
|
2016-12-13 06:54:17 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
static void ft_pcie_rc_fix(void *blob, struct ls_pcie_rc *pcie_rc)
|
2016-12-13 06:54:17 +00:00
|
|
|
{
|
|
|
|
int off;
|
2017-03-03 04:35:10 +00:00
|
|
|
uint svr;
|
|
|
|
char *compat = NULL;
|
2020-07-09 15:31:33 +00:00
|
|
|
struct ls_pcie *pcie = pcie_rc->pcie;
|
2016-12-13 06:54:17 +00:00
|
|
|
|
|
|
|
off = fdt_node_offset_by_compat_reg(blob, "fsl,ls-pcie",
|
2020-07-09 15:31:33 +00:00
|
|
|
pcie_rc->dbi_res.start);
|
2016-12-13 06:54:17 +00:00
|
|
|
if (off < 0) {
|
2016-12-13 06:54:24 +00:00
|
|
|
#ifdef CONFIG_FSL_PCIE_COMPAT /* Compatible with older version of dts node */
|
2017-03-03 04:35:10 +00:00
|
|
|
svr = (get_svr() >> SVR_VAR_PER_SHIFT) & 0xFFFFFE;
|
|
|
|
if (svr == SVR_LS2088A || svr == SVR_LS2084A ||
|
2017-04-27 09:38:06 +00:00
|
|
|
svr == SVR_LS2048A || svr == SVR_LS2044A ||
|
|
|
|
svr == SVR_LS2081A || svr == SVR_LS2041A)
|
2017-03-03 04:35:10 +00:00
|
|
|
compat = "fsl,ls2088a-pcie";
|
|
|
|
else
|
|
|
|
compat = CONFIG_FSL_PCIE_COMPAT;
|
|
|
|
if (compat)
|
|
|
|
off = fdt_node_offset_by_compat_reg(blob,
|
2020-07-09 15:31:33 +00:00
|
|
|
compat, pcie_rc->dbi_res.start);
|
2017-03-03 04:35:10 +00:00
|
|
|
#endif
|
2016-12-13 06:54:17 +00:00
|
|
|
if (off < 0)
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
if (pcie_rc->enabled && pcie->mode == PCI_HEADER_TYPE_BRIDGE)
|
2018-10-26 01:56:26 +00:00
|
|
|
fdt_set_node_status(blob, off, FDT_STATUS_OKAY, 0);
|
|
|
|
else
|
|
|
|
fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
|
|
|
|
}
|
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
static void ft_pcie_ep_fix(void *blob, struct ls_pcie_rc *pcie_rc)
|
2018-10-26 01:56:26 +00:00
|
|
|
{
|
|
|
|
int off;
|
2020-07-09 15:31:33 +00:00
|
|
|
struct ls_pcie *pcie = pcie_rc->pcie;
|
2018-10-26 01:56:26 +00:00
|
|
|
|
2019-11-30 13:14:10 +00:00
|
|
|
off = fdt_node_offset_by_compat_reg(blob, CONFIG_FSL_PCIE_EP_COMPAT,
|
2020-07-09 15:31:33 +00:00
|
|
|
pcie_rc->dbi_res.start);
|
2018-10-26 01:56:26 +00:00
|
|
|
if (off < 0)
|
|
|
|
return;
|
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
if (pcie_rc->enabled && pcie->mode == PCI_HEADER_TYPE_NORMAL)
|
2016-12-13 06:54:17 +00:00
|
|
|
fdt_set_node_status(blob, off, FDT_STATUS_OKAY, 0);
|
|
|
|
else
|
|
|
|
fdt_set_node_status(blob, off, FDT_STATUS_DISABLED, 0);
|
|
|
|
}
|
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
static void ft_pcie_ls_setup(void *blob, struct ls_pcie_rc *pcie_rc)
|
2018-10-26 01:56:26 +00:00
|
|
|
{
|
2020-07-09 15:31:33 +00:00
|
|
|
ft_pcie_ep_fix(blob, pcie_rc);
|
|
|
|
ft_pcie_rc_fix(blob, pcie_rc);
|
2018-10-26 01:56:26 +00:00
|
|
|
}
|
|
|
|
|
2016-12-13 06:54:17 +00:00
|
|
|
/* Fixup Kernel DT for PCIe */
|
2020-06-26 06:13:33 +00:00
|
|
|
void ft_pci_setup_ls(void *blob, struct bd_info *bd)
|
2016-12-13 06:54:17 +00:00
|
|
|
{
|
2020-07-09 15:31:33 +00:00
|
|
|
struct ls_pcie_rc *pcie_rc;
|
2016-12-13 06:54:17 +00:00
|
|
|
|
2020-07-09 15:31:33 +00:00
|
|
|
list_for_each_entry(pcie_rc, &ls_pcie_list, list)
|
|
|
|
ft_pcie_ls_setup(blob, pcie_rc);
|
2016-12-13 06:54:17 +00:00
|
|
|
|
2017-03-22 06:36:30 +00:00
|
|
|
#if defined(CONFIG_FSL_LSCH3) || defined(CONFIG_FSL_LSCH2)
|
2019-11-15 09:23:35 +00:00
|
|
|
fdt_fixup_pcie_ls(blob);
|
2016-12-13 06:54:17 +00:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2016-12-13 06:54:16 +00:00
|
|
|
#else /* !CONFIG_OF_BOARD_SETUP */
|
2020-06-26 06:13:33 +00:00
|
|
|
void ft_pci_setup_ls(void *blob, struct bd_info *bd)
|
2016-12-13 06:54:16 +00:00
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|