2018-12-21 06:21:26 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
/*
|
2022-03-24 06:20:32 +00:00
|
|
|
* Copyright 2018, 2021 NXP
|
2018-12-21 06:21:26 +00:00
|
|
|
*/
|
|
|
|
|
2022-11-04 15:03:39 +00:00
|
|
|
#include "imx8qxp-u-boot.dtsi"
|
|
|
|
|
2019-03-07 12:43:37 +00:00
|
|
|
&{/imx8qx-pm} {
|
|
|
|
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
2018-12-21 06:21:26 +00:00
|
|
|
&mu {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&clk {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&iomuxc {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio0 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio1 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio2 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio3 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio4 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio5 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio6 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_lsio_gpio7 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_conn {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_conn_sdch0 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_conn_sdch1 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_conn_sdch2 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
2019-09-02 10:20:12 +00:00
|
|
|
&pd_dma {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_dma_lpuart0 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
2022-03-24 06:20:32 +00:00
|
|
|
&pd_caam {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_caam_jr1 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_caam_jr2 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&pd_caam_jr3 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
2018-12-21 06:21:26 +00:00
|
|
|
&gpio0 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio1 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio2 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio3 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio4 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio5 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio6 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&gpio7 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&lpuart0 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&usdhc1 {
|
|
|
|
u-boot,dm-spl;
|
2020-12-05 17:29:18 +00:00
|
|
|
mmc-hs400-1_8v;
|
2018-12-21 06:21:26 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&usdhc2 {
|
|
|
|
u-boot,dm-spl;
|
2020-12-05 17:29:18 +00:00
|
|
|
sd-uhs-sdr104;
|
|
|
|
sd-uhs-ddr50;
|
2018-12-21 06:21:26 +00:00
|
|
|
};
|
2022-03-24 06:20:32 +00:00
|
|
|
|
|
|
|
&crypto {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&sec_jr1 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&sec_jr2 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|
|
|
|
|
|
|
|
&sec_jr3 {
|
|
|
|
u-boot,dm-spl;
|
|
|
|
};
|