2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-01-15 20:02:49 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2000-2003
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
2012-03-26 21:49:07 +00:00
|
|
|
* Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
|
2008-01-15 20:02:49 +00:00
|
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <config.h>
|
|
|
|
#include <common.h>
|
|
|
|
#include <pci.h>
|
|
|
|
#include <asm/immap.h>
|
2012-03-26 21:49:07 +00:00
|
|
|
#include <asm/io.h>
|
2008-01-15 20:02:49 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
|
|
|
puts("Board: ");
|
|
|
|
puts("Freescale FireEngine 5475 EVB\n");
|
|
|
|
return 0;
|
|
|
|
};
|
|
|
|
|
2017-04-06 18:47:05 +00:00
|
|
|
int dram_init(void)
|
2008-01-15 20:02:49 +00:00
|
|
|
{
|
2012-03-26 21:49:07 +00:00
|
|
|
siu_t *siu = (siu_t *) (MMAP_SIU);
|
|
|
|
sdram_t *sdram = (sdram_t *)(MMAP_SDRAM);
|
2008-01-15 20:02:49 +00:00
|
|
|
u32 dramsize, i;
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifdef CONFIG_SYS_DRAMSZ1
|
2008-03-17 17:09:07 +00:00
|
|
|
u32 temp;
|
|
|
|
#endif
|
2008-01-15 20:02:49 +00:00
|
|
|
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&siu->drv, CONFIG_SYS_SDRAM_DRVSTRENGTH);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
dramsize = CONFIG_SYS_DRAMSZ * 0x100000;
|
2008-01-15 20:02:49 +00:00
|
|
|
for (i = 0x13; i < 0x20; i++) {
|
|
|
|
if (dramsize == (1 << i))
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
i--;
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&siu->cs0cfg, CONFIG_SYS_SDRAM_BASE | i);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifdef CONFIG_SYS_DRAMSZ1
|
|
|
|
temp = CONFIG_SYS_DRAMSZ1 * 0x100000;
|
2008-01-15 20:02:49 +00:00
|
|
|
for (i = 0x13; i < 0x20; i++) {
|
|
|
|
if (temp == (1 << i))
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
i--;
|
|
|
|
dramsize += temp;
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&siu->cs1cfg, (CONFIG_SYS_SDRAM_BASE + temp) | i);
|
2008-01-15 20:02:49 +00:00
|
|
|
#endif
|
|
|
|
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&sdram->cfg1, CONFIG_SYS_SDRAM_CFG1);
|
|
|
|
out_be32(&sdram->cfg2, CONFIG_SYS_SDRAM_CFG2);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
|
|
|
/* Issue PALL */
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 2);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
|
|
|
/* Issue LEMR */
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&sdram->mode, CONFIG_SYS_SDRAM_EMOD);
|
|
|
|
out_be32(&sdram->mode, CONFIG_SYS_SDRAM_MODE | 0x04000000);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
|
|
|
udelay(500);
|
|
|
|
|
|
|
|
/* Issue PALL */
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 2);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
|
|
|
/* Perform two refresh cycles */
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 4);
|
|
|
|
out_be32(&sdram->ctrl, CONFIG_SYS_SDRAM_CTRL | 4);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&sdram->mode, CONFIG_SYS_SDRAM_MODE);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
2012-03-26 21:49:07 +00:00
|
|
|
out_be32(&sdram->ctrl,
|
|
|
|
(CONFIG_SYS_SDRAM_CTRL & ~0x80000000) | 0x10000F00);
|
2008-01-15 20:02:49 +00:00
|
|
|
|
|
|
|
udelay(100);
|
|
|
|
|
2017-03-31 14:40:25 +00:00
|
|
|
gd->ram_size = dramsize;
|
|
|
|
|
|
|
|
return 0;
|
2008-01-15 20:02:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
int testdram(void)
|
|
|
|
{
|
|
|
|
/* TODO: XXX XXX XXX */
|
|
|
|
printf("DRAM test not implemented!\n");
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(CONFIG_PCI)
|
|
|
|
/*
|
|
|
|
* Initialize PCI devices, report devices found.
|
|
|
|
*/
|
|
|
|
static struct pci_controller hose;
|
|
|
|
extern void pci_mcf547x_8x_init(struct pci_controller *hose);
|
|
|
|
|
|
|
|
void pci_init_board(void)
|
|
|
|
{
|
|
|
|
pci_mcf547x_8x_init(&hose);
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_PCI */
|