2008-11-28 12:22:09 +00:00
|
|
|
/*
|
2011-03-23 09:50:43 +00:00
|
|
|
* (C) Copyright 2009, 2011 Freescale Semiconductor, Inc.
|
2009-05-25 11:53:16 +00:00
|
|
|
*
|
2008-11-28 12:22:09 +00:00
|
|
|
* (C) Copyright 2008, Excito Elektronik i Sk=E5ne AB
|
|
|
|
*
|
|
|
|
* Author: Tor Krill tor@excito.com
|
|
|
|
*
|
2013-07-08 07:37:19 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2008-11-28 12:22:09 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <pci.h>
|
|
|
|
#include <usb.h>
|
|
|
|
#include <asm/io.h>
|
2016-03-31 21:12:23 +00:00
|
|
|
#include <usb/ehci-ci.h>
|
2011-03-23 09:50:43 +00:00
|
|
|
#include <hwconfig.h>
|
2014-09-30 05:52:43 +00:00
|
|
|
#include <fsl_usb.h>
|
2014-10-20 11:20:49 +00:00
|
|
|
#include <fdt_support.h>
|
2008-11-28 12:22:09 +00:00
|
|
|
|
2009-04-03 10:46:58 +00:00
|
|
|
#include "ehci.h"
|
2008-11-28 12:22:09 +00:00
|
|
|
|
2014-10-20 11:20:49 +00:00
|
|
|
#ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
|
|
|
|
#endif
|
|
|
|
|
2014-04-07 03:16:14 +00:00
|
|
|
static void set_txfifothresh(struct usb_ehci *, u32);
|
|
|
|
|
2012-10-22 05:18:24 +00:00
|
|
|
/* Check USB PHY clock valid */
|
|
|
|
static int usb_phy_clk_valid(struct usb_ehci *ehci)
|
|
|
|
{
|
|
|
|
if (!((in_be32(&ehci->control) & PHY_CLK_VALID) ||
|
|
|
|
in_be32(&ehci->prictrl))) {
|
|
|
|
printf("USB PHY clock invalid!\n");
|
|
|
|
return 0;
|
|
|
|
} else {
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-11-28 12:22:09 +00:00
|
|
|
/*
|
|
|
|
* Create the appropriate control structures to manage
|
|
|
|
* a new EHCI host controller.
|
|
|
|
*
|
|
|
|
* Excerpts from linux ehci fsl driver.
|
|
|
|
*/
|
2013-10-10 22:27:57 +00:00
|
|
|
int ehci_hcd_init(int index, enum usb_init_type init,
|
|
|
|
struct ehci_hccr **hccr, struct ehci_hcor **hcor)
|
2008-11-28 12:22:09 +00:00
|
|
|
{
|
2013-09-12 11:05:49 +00:00
|
|
|
struct usb_ehci *ehci = NULL;
|
2011-03-23 09:50:43 +00:00
|
|
|
const char *phy_type = NULL;
|
|
|
|
size_t len;
|
2013-12-19 05:38:46 +00:00
|
|
|
char current_usb_controller[5];
|
2011-11-09 16:04:15 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
|
|
char usb_phy[5];
|
2011-03-23 09:50:43 +00:00
|
|
|
|
|
|
|
usb_phy[0] = '\0';
|
2011-11-09 16:04:15 +00:00
|
|
|
#endif
|
2014-02-26 12:13:15 +00:00
|
|
|
if (has_erratum_a007075()) {
|
|
|
|
/*
|
|
|
|
* A 5ms delay is needed after applying soft-reset to the
|
|
|
|
* controller to let external ULPI phy come out of reset.
|
|
|
|
* This delay needs to be added before re-initializing
|
|
|
|
* the controller after soft-resetting completes
|
|
|
|
*/
|
|
|
|
mdelay(5);
|
|
|
|
}
|
2013-12-19 05:38:46 +00:00
|
|
|
memset(current_usb_controller, '\0', 5);
|
|
|
|
snprintf(current_usb_controller, 4, "usb%d", index+1);
|
2008-11-28 12:22:09 +00:00
|
|
|
|
2013-09-12 11:05:49 +00:00
|
|
|
switch (index) {
|
|
|
|
case 0:
|
|
|
|
ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB1_ADDR;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB2_ADDR;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("ERROR: wrong controller index!!\n");
|
2015-06-07 06:58:04 +00:00
|
|
|
return -EINVAL;
|
2013-09-12 11:05:49 +00:00
|
|
|
};
|
|
|
|
|
2012-09-25 22:14:35 +00:00
|
|
|
*hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
|
|
|
|
*hcor = (struct ehci_hcor *)((uint32_t) *hccr +
|
|
|
|
HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
|
2008-11-28 12:22:09 +00:00
|
|
|
|
|
|
|
/* Set to Host mode */
|
2009-06-19 12:26:00 +00:00
|
|
|
setbits_le32(&ehci->usbmode, CM_HOST);
|
2008-11-28 12:22:09 +00:00
|
|
|
|
2009-06-19 12:26:00 +00:00
|
|
|
out_be32(&ehci->snoop1, SNOOP_SIZE_2GB);
|
|
|
|
out_be32(&ehci->snoop2, 0x80000000 | SNOOP_SIZE_2GB);
|
2008-11-28 12:22:09 +00:00
|
|
|
|
|
|
|
/* Init phy */
|
2013-12-19 05:38:46 +00:00
|
|
|
if (hwconfig_sub(current_usb_controller, "phy_type"))
|
|
|
|
phy_type = hwconfig_subarg(current_usb_controller,
|
|
|
|
"phy_type", &len);
|
2009-05-25 11:53:16 +00:00
|
|
|
else
|
2011-03-23 09:50:43 +00:00
|
|
|
phy_type = getenv("usb_phy_type");
|
|
|
|
|
|
|
|
if (!phy_type) {
|
|
|
|
#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
|
|
|
|
/* if none specified assume internal UTMI */
|
|
|
|
strcpy(usb_phy, "utmi");
|
|
|
|
phy_type = usb_phy;
|
|
|
|
#else
|
|
|
|
printf("WARNING: USB phy type not defined !!\n");
|
|
|
|
return -1;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2014-02-17 11:28:36 +00:00
|
|
|
if (!strncmp(phy_type, "utmi", 4)) {
|
2011-03-23 09:50:43 +00:00
|
|
|
#if defined(CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY)
|
2014-05-08 11:35:26 +00:00
|
|
|
clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
|
|
|
|
PHY_CLK_SEL_UTMI);
|
|
|
|
clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
|
|
|
|
UTMI_PHY_EN);
|
2011-03-23 09:50:43 +00:00
|
|
|
udelay(1000); /* delay required for PHY Clk to appear */
|
|
|
|
#endif
|
2012-09-25 22:14:35 +00:00
|
|
|
out_le32(&(*hcor)->or_portsc[0], PORT_PTS_UTMI);
|
2014-05-08 11:35:26 +00:00
|
|
|
clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
|
|
|
|
USB_EN);
|
2011-03-23 09:50:43 +00:00
|
|
|
} else {
|
2014-05-08 11:35:26 +00:00
|
|
|
clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
|
|
|
|
PHY_CLK_SEL_ULPI);
|
|
|
|
clrsetbits_be32(&ehci->control, UTMI_PHY_EN |
|
|
|
|
CONTROL_REGISTER_W1C_MASK, USB_EN);
|
2011-03-23 09:50:43 +00:00
|
|
|
udelay(1000); /* delay required for PHY Clk to appear */
|
2012-10-22 05:18:24 +00:00
|
|
|
if (!usb_phy_clk_valid(ehci))
|
|
|
|
return -EINVAL;
|
2012-09-25 22:14:35 +00:00
|
|
|
out_le32(&(*hcor)->or_portsc[0], PORT_PTS_ULPI);
|
2011-03-23 09:50:43 +00:00
|
|
|
}
|
2008-11-28 12:22:09 +00:00
|
|
|
|
2009-06-19 12:26:00 +00:00
|
|
|
out_be32(&ehci->prictrl, 0x0000000c);
|
|
|
|
out_be32(&ehci->age_cnt_limit, 0x00000040);
|
|
|
|
out_be32(&ehci->sictrl, 0x00000001);
|
2008-11-28 12:22:09 +00:00
|
|
|
|
2009-06-19 12:26:00 +00:00
|
|
|
in_le32(&ehci->usbmode);
|
2008-11-28 12:22:09 +00:00
|
|
|
|
2014-10-17 03:42:07 +00:00
|
|
|
if (has_erratum_a007798())
|
2014-04-07 03:16:14 +00:00
|
|
|
set_txfifothresh(ehci, TXFIFOTHRESH);
|
|
|
|
|
2014-11-21 11:55:21 +00:00
|
|
|
if (has_erratum_a004477()) {
|
|
|
|
/*
|
|
|
|
* When reset is issued while any ULPI transaction is ongoing
|
|
|
|
* then it may result to corruption of ULPI Function Control
|
|
|
|
* Register which eventually causes phy clock to enter low
|
|
|
|
* power mode which stops the clock. Thus delay is required
|
|
|
|
* before reset to let ongoing ULPI transaction complete.
|
|
|
|
*/
|
|
|
|
udelay(1);
|
|
|
|
}
|
2008-11-28 12:22:09 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Destroy the appropriate control structures corresponding
|
|
|
|
* the the EHCI host controller.
|
|
|
|
*/
|
2012-09-25 22:14:35 +00:00
|
|
|
int ehci_hcd_stop(int index)
|
2008-11-28 12:22:09 +00:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2014-04-07 03:16:14 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Setting the value of TXFIFO_THRESH field in TXFILLTUNING register
|
|
|
|
* to counter DDR latencies in writing data into Tx buffer.
|
|
|
|
* This prevents Tx buffer from getting underrun
|
|
|
|
*/
|
|
|
|
static void set_txfifothresh(struct usb_ehci *ehci, u32 txfifo_thresh)
|
|
|
|
{
|
|
|
|
u32 cmd;
|
|
|
|
cmd = ehci_readl(&ehci->txfilltuning);
|
|
|
|
cmd &= ~TXFIFO_THRESH_MASK;
|
|
|
|
cmd |= TXFIFO_THRESH(txfifo_thresh);
|
|
|
|
ehci_writel(&ehci->txfilltuning, cmd);
|
|
|
|
}
|