2016-12-02 08:12:32 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2016 Chen-Yu Tsai
|
|
|
|
*
|
|
|
|
* Chen-Yu Tsai <wens@csie.org>
|
|
|
|
*
|
|
|
|
* This file is dual-licensed: you can use it either under the terms
|
|
|
|
* of the GPL or the X11 license, at your option. Note that this dual
|
|
|
|
* licensing only applies to this file, and not this project as a
|
|
|
|
* whole.
|
|
|
|
*
|
|
|
|
* a) This file is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of the
|
|
|
|
* License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This file is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* Or, alternatively,
|
|
|
|
*
|
|
|
|
* b) Permission is hereby granted, free of charge, to any person
|
|
|
|
* obtaining a copy of this software and associated documentation
|
|
|
|
* files (the "Software"), to deal in the Software without
|
|
|
|
* restriction, including without limitation the rights to use,
|
|
|
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
|
|
|
* sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following
|
|
|
|
* conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be
|
|
|
|
* included in all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
|
|
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2018-04-27 12:03:41 +00:00
|
|
|
#include <dt-bindings/clock/sun8i-r40-ccu.h>
|
|
|
|
#include <dt-bindings/reset/sun8i-r40-ccu.h>
|
2016-12-02 08:12:32 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
};
|
|
|
|
|
|
|
|
chosen {
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
osc24M: osc24M_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
osc32k: osc32k_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
|
|
|
clock-output-names = "osc32k";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@2 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu@3 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <3>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
memory@40000000 {
|
|
|
|
device_type = "memory";
|
|
|
|
reg = <0x40000000 0x80000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2018-04-27 12:03:41 +00:00
|
|
|
nmi_intc: interrupt-controller@1c00030 {
|
|
|
|
compatible = "allwinner,sun7i-a20-sc-nmi";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x01c00030 0x0c>;
|
|
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc0: mmc@1c0f000 {
|
|
|
|
compatible = "allwinner,sun8i-r40-mmc",
|
|
|
|
"allwinner,sun50i-a64-mmc";
|
|
|
|
reg = <0x01c0f000 0x1000>;
|
|
|
|
clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
|
|
|
|
clock-names = "ahb", "mmc";
|
|
|
|
resets = <&ccu RST_BUS_MMC0>;
|
|
|
|
reset-names = "ahb";
|
|
|
|
pinctrl-0 = <&mmc0_pins>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ccu: clock@1c20000 {
|
|
|
|
compatible = "allwinner,sun8i-r40-ccu";
|
|
|
|
reg = <0x01c20000 0x400>;
|
|
|
|
clocks = <&osc24M>, <&osc32k>;
|
|
|
|
clock-names = "hosc", "losc";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2016-12-02 08:12:32 +00:00
|
|
|
pio: pinctrl@1c20800 {
|
|
|
|
compatible = "allwinner,sun8i-r40-pinctrl";
|
|
|
|
reg = <0x01c20800 0x400>;
|
|
|
|
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
/* apb should be replaced once CCU is implemented */
|
|
|
|
clocks = <&osc24M>, <&osc24M>, <&osc32k>;
|
|
|
|
clock-names = "apb", "hosc", "losc";
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
#gpio-cells = <3>;
|
|
|
|
|
2018-07-13 08:45:29 +00:00
|
|
|
gmac_rgmii_pins: gmac-rgmii-pins {
|
|
|
|
pins = "PA0", "PA1", "PA2", "PA3",
|
|
|
|
"PA4", "PA5", "PA6", "PA7",
|
|
|
|
"PA8", "PA10", "PA11", "PA12",
|
|
|
|
"PA13", "PA15", "PA16";
|
|
|
|
function = "gmac";
|
|
|
|
/*
|
|
|
|
* data lines in RGMII mode use DDR mode
|
|
|
|
* and need a higher signal drive strength
|
|
|
|
*/
|
|
|
|
drive-strength = <40>;
|
|
|
|
};
|
|
|
|
|
2016-12-02 08:12:32 +00:00
|
|
|
i2c0_pins: i2c0_pins {
|
|
|
|
pins = "PB0", "PB1";
|
|
|
|
function = "i2c0";
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
|
|
|
|
2018-04-27 12:03:41 +00:00
|
|
|
mmc0_pins: mmc0-pins {
|
|
|
|
pins = "PF0", "PF1", "PF2",
|
|
|
|
"PF3", "PF4", "PF5";
|
|
|
|
function = "mmc0";
|
|
|
|
drive-strength = <30>;
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
|
|
|
|
2016-12-02 08:12:32 +00:00
|
|
|
uart0_pb_pins: uart0_pb_pins {
|
|
|
|
pins = "PB22", "PB23";
|
|
|
|
function = "uart0";
|
|
|
|
bias-pull-up;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
uart0: serial@1c28000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c0: i2c@1c2ac00 {
|
|
|
|
compatible = "allwinner,sun6i-a31-i2c";
|
|
|
|
reg = <0x01c2ac00 0x400>;
|
|
|
|
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2018-07-13 08:45:29 +00:00
|
|
|
gmac: ethernet@1c50000 {
|
|
|
|
compatible = "allwinner,sun8i-r40-gmac";
|
|
|
|
syscon = <&ccu>;
|
|
|
|
reg = <0x01c50000 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "macirq";
|
|
|
|
resets = <&ccu RST_BUS_GMAC>;
|
|
|
|
reset-names = "stmmaceth";
|
|
|
|
clocks = <&ccu CLK_BUS_GMAC>;
|
|
|
|
clock-names = "stmmaceth";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
gmac_mdio: mdio {
|
|
|
|
compatible = "snps,dwmac-mdio";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-12-02 08:12:32 +00:00
|
|
|
gic: interrupt-controller@1c81000 {
|
|
|
|
compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
|
|
|
|
reg = <0x01c81000 0x1000>,
|
|
|
|
<0x01c82000 0x1000>,
|
|
|
|
<0x01c84000 0x2000>,
|
|
|
|
<0x01c86000 0x2000>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
|
|
|
clock-frequency = <24000000>;
|
|
|
|
arm,cpu-registers-not-fw-configured;
|
|
|
|
};
|
|
|
|
};
|