2016-06-03 13:11:35 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2016 Freescale Semiconductor, Inc.
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __LS1012ARDB_H__
|
|
|
|
#define __LS1012ARDB_H__
|
|
|
|
|
|
|
|
#include "ls1012a_common.h"
|
|
|
|
|
2016-08-26 10:30:39 +00:00
|
|
|
/* DDR */
|
2016-06-03 13:11:35 +00:00
|
|
|
#define CONFIG_DIMM_SLOTS_PER_CTLR 1
|
|
|
|
#define CONFIG_CHIP_SELECTS_PER_CTRL 1
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 2
|
|
|
|
#define CONFIG_SYS_SDRAM_SIZE 0x40000000
|
|
|
|
#define CONFIG_CMD_MEMINFO
|
|
|
|
#define CONFIG_CMD_MEMTEST
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x80000000
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x9fffffff
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* I2C IO expander
|
|
|
|
*/
|
|
|
|
|
2017-12-08 07:35:35 +00:00
|
|
|
#define I2C_MUX_IO_ADDR 0x24
|
|
|
|
#define I2C_MUX_IO_0 0
|
|
|
|
#define I2C_MUX_IO_1 1
|
|
|
|
#define SW_BOOT_MASK 0x03
|
|
|
|
#define SW_BOOT_EMU 0x02
|
|
|
|
#define SW_BOOT_BANK1 0x00
|
|
|
|
#define SW_BOOT_BANK2 0x01
|
|
|
|
#define SW_REV_MASK 0xF8
|
|
|
|
#define SW_REV_A 0xF8
|
|
|
|
#define SW_REV_B 0xF0
|
2017-12-08 07:35:36 +00:00
|
|
|
#define SW_REV_C 0xE8
|
|
|
|
#define SW_REV_C1 0xE0
|
|
|
|
#define SW_REV_C2 0xD8
|
|
|
|
#define SW_REV_D 0xD0
|
|
|
|
#define SW_REV_E 0xC8
|
2016-06-03 13:11:35 +00:00
|
|
|
|
|
|
|
/* MMC */
|
|
|
|
#ifdef CONFIG_MMC
|
|
|
|
#define CONFIG_FSL_ESDHC
|
|
|
|
#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* SATA */
|
|
|
|
#define CONFIG_SCSI_AHCI_PLAT
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SATA AHCI_BASE_ADDR
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
|
|
|
|
#define CONFIG_SYS_SCSI_MAX_LUN 1
|
|
|
|
#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
|
|
|
|
CONFIG_SYS_SCSI_MAX_LUN)
|
2016-12-26 06:45:08 +00:00
|
|
|
|
2016-06-03 13:11:35 +00:00
|
|
|
#define CONFIG_PCIE1 /* PCIE controller 1 */
|
|
|
|
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW
|
|
|
|
|
|
|
|
#define CONFIG_CMD_MEMINFO
|
|
|
|
#define CONFIG_CMD_MEMTEST
|
|
|
|
#define CONFIG_SYS_MEMTEST_START 0x80000000
|
|
|
|
#define CONFIG_SYS_MEMTEST_END 0x9fffffff
|
|
|
|
|
2017-11-30 11:14:38 +00:00
|
|
|
#undef CONFIG_EXTRA_ENV_SETTINGS
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"verify=no\0" \
|
|
|
|
"fdt_high=0xffffffffffffffff\0" \
|
|
|
|
"initrd_high=0xffffffffffffffff\0" \
|
|
|
|
"fdt_addr=0x00f00000\0" \
|
|
|
|
"kernel_addr=0x01000000\0" \
|
|
|
|
"scriptaddr=0x80000000\0" \
|
|
|
|
"fdtheader_addr_r=0x80100000\0" \
|
|
|
|
"kernelheader_addr_r=0x80200000\0" \
|
|
|
|
"kernel_addr_r=0x81000000\0" \
|
|
|
|
"fdt_addr_r=0x90000000\0" \
|
|
|
|
"load_addr=0xa0000000\0" \
|
|
|
|
"kernel_size=0x2800000\0" \
|
|
|
|
"console=ttyS0,115200\0" \
|
|
|
|
BOOTENV \
|
|
|
|
"boot_scripts=ls1012ardb_boot.scr\0" \
|
|
|
|
"scan_dev_for_boot_part=" \
|
|
|
|
"part list ${devtype} ${devnum} devplist; " \
|
|
|
|
"env exists devplist || setenv devplist 1; " \
|
|
|
|
"for distro_bootpart in ${devplist}; do " \
|
|
|
|
"if fstype ${devtype} " \
|
|
|
|
"${devnum}:${distro_bootpart} " \
|
|
|
|
"bootfstype; then " \
|
|
|
|
"run scan_dev_for_boot; " \
|
|
|
|
"fi; " \
|
|
|
|
"done\0" \
|
|
|
|
"scan_dev_for_boot=" \
|
|
|
|
"echo Scanning ${devtype} " \
|
|
|
|
"${devnum}:${distro_bootpart}...; " \
|
|
|
|
"for prefix in ${boot_prefixes}; do " \
|
|
|
|
"run scan_dev_for_scripts; " \
|
|
|
|
"done;" \
|
|
|
|
"\0" \
|
|
|
|
"installer=load mmc 0:2 $load_addr " \
|
|
|
|
"/flex_installer_arm64.itb; " \
|
|
|
|
"bootm $load_addr#$board\0" \
|
|
|
|
"qspi_bootcmd=echo Trying load from qspi..;" \
|
|
|
|
"sf probe && sf read $load_addr " \
|
|
|
|
"$kernel_addr $kernel_size && bootm $load_addr#$board\0"
|
|
|
|
|
|
|
|
#undef CONFIG_BOOTCOMMAND
|
|
|
|
#define CONFIG_BOOTCOMMAND "run distro_bootcmd;run qspi_bootcmd"
|
2017-03-23 08:18:20 +00:00
|
|
|
|
|
|
|
#include <asm/fsl_secure_boot.h>
|
|
|
|
|
2016-06-03 13:11:35 +00:00
|
|
|
#endif /* __LS1012ARDB_H__ */
|